# 1 MHz, 7A Integrated Switch, High Efficiency Synchronous Buck Regulator #### **Features** - Input Voltage Range: 2.9V to 5.5V - · Output Voltage Adjustable Down to 0.7V - · Output Load Current Up to 7A - · Safe Start-Up into a Pre-Biased Output Load - · Full Sequencing and Tracking Ability - Power Good Output - · Efficiency >95% Across a Broad Load Range - · Ultra-Fast Transient Response - · Easy RC Compensation - 100% Maximum Duty Cycle - · Fully Integrated MOSFET Switches - · Thermal Shutdown and Current-Limit Protection - 24-Pin 4 mm x 4 mm QFN - –40°C to +125°C Junction Temperature Range ### **Applications** - · High Power Density Point-of-Load Conversion - · Servers. Routers. and Base Stations - · Blu-Ray/DVD Players and Recorders - · Computing Peripherals - · FPGAs, DSP, and Low Voltage ASIC Power ## **General Description** The MIC22705 is a highly efficient, 7A, integrated switch, synchronous buck (step-down) regulator. The MIC22705 is optimized for highest efficiency, achieving more than 95% efficiency while still switching at 1 MHz over a broad range. The ultra-high speed control loop keeps the output voltage within regulation even under extreme transient load swings commonly found in FPGAs and low-voltage ASICs. The output voltage is pre-bias safe and can be adjusted down to 0.7V to address all low-voltage power needs. The MIC22705 offers a full range of sequencing and tracking options. The Enable/Delay (EN/DLY) pin, combined with the Power Good (PG) pin, allows multiple outputs to be sequenced in any way during turn-on and turn-off. The Ramp Control (RC) pin allows the device to be connected to another product in the MIC22xxx and/or MIC68xxx family, to keep the output voltages within a certain $\Delta V$ on start-up. The MIC22705 is available in a 24-pin 4mm x 4mm QFN with a junction operating range from $-40^{\circ}$ C to $+125^{\circ}$ C. ## **Package Type** # **Typical Application Circuit** # **Functional Block Diagram** # 1.0 ELECTRICAL CHARACTERISTICS # **Absolute Maximum Ratings †** | PV <sub>IN</sub> to PGND | | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SV <sub>IN</sub> to PGND | | | V <sub>SW</sub> to PGND | | | V <sub>EN/DLY</sub> to PGND | | | V <sub>PG</sub> to PGND | to the contract of contrac | | PGND to SGND | | | ESD Rating | | | 3 | | # **Operating Ratings ††** | Supply Voltage | +2.9V to +5.5V | |---------------------------------------|------------------------| | Power Good Voltage (V <sub>PG</sub> ) | 0V to PV <sub>IN</sub> | | Enable Input (V <sub>EN/DLY</sub> ) | 0V to PV <sub>IN</sub> | **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability. **†† Notice:** The device is not guaranteed to function outside its operating ratings. Note 1: Devices are ESD sensitive. Handling precautions recommended. # **ELECTRICAL CHARACTERISTICS** **Electrical Characteristics:** $SV_{IN} = PV_{IN} = V_{EN/DLY} = 3.3V$ , $V_{OUT} = 1.8V$ , $T_A = +25^{\circ}C$ , unless noted. **Bold** values indicate $-40^{\circ}C \le T_J \le +125^{\circ}C$ . Note 1 | Parameter | Sym. | Min. | Тур. | Max. | Units | Conditions | | |--------------------------|-------------------|-------|------|-------|-------|-----------------------------------------------------------|--| | Power Input Supply | | | | | | | | | Supply Voltage Range | PV <sub>IN</sub> | 2.9 | _ | 5.5 | V | _ | | | UVLO Trip Level | _ | 2.55 | 2.75 | 2.9 | V | PV <sub>IN</sub> rising | | | UVLO Hysteresis | _ | 1 | 420 | 1 | mV | _ | | | Quiescent Supply Current | _ | 1 | 0.85 | 1.3 | mA | V <sub>FB</sub> = 0.9V (not switching) | | | Shutdown Current | I <sub>SHDN</sub> | 1 | 5 | 10 | μA | V <sub>EN/DLY</sub> = 0V | | | Reference | | | | | | | | | Feedback Voltage | V <sub>FB</sub> | 0.686 | 0.7 | 0.714 | V | _ | | | FB Bias Current | _ | 1 | 10 | 1 | nA | V <sub>FB</sub> = 0.5V | | | Load Regulation | | | 0.2 | | % | I <sub>OUT</sub> = 100 mA to 7A | | | Line Regulation | _ | | 0.2 | | % | V <sub>IN</sub> = 2.9V to 5.5V; I <sub>OUT</sub> = 100 mA | | | Enable Control | | | | | | | | | EN/DLY Threshold Voltage | _ | 1.14 | 1.24 | 1.34 | V | _ | | | EN Hysteresis | _ | 1 | 10 | 1 | mV | _ | | | EN/DLY Bias Current | _ | 0.6 | 1.0 | 1.8 | μA | $V_{EN/DLY} = 0.5V; V_{IN} = 2.9V$ and $V_{IN} = 5.5V$ | | | RC Ramp Control | | | | | | | | | RC Pin Source Current | I <sub>RAMP</sub> | 0.5 | 1 | 1.7 | μA | V <sub>RC</sub> = 0.35V | | Note 1: Specification for packaged product only. # **ELECTRICAL CHARACTERISTICS (CONTINUED)** **Electrical Characteristics:** $SV_{IN} = PV_{IN} = V_{EN/DLY} = 3.3V$ , $V_{OUT} = 1.8V$ , $T_A = +25^{\circ}C$ , unless noted. **Bold** values indicate $-40^{\circ}C \le T_J \le +125^{\circ}C$ . Note 1 | Parameter | Sym. | Min. | Тур. | Max. | Units | Conditions | | | |----------------------------------------|--------------------------|------|------|-------|-------|--------------------------------------------------------------------------|--|--| | Oscillator | | | | | | | | | | Switching Frequency | f <sub>SW</sub> | 0.8 | 1.0 | 1.2 | MHz | _ | | | | Maximum Duty Cycle | _ | 100 | _ | _ | % | V <sub>FB</sub> ≤ 0.5V | | | | Short-Circuit Protection | Short-Circuit Protection | | | | | | | | | Current Limit | I <sub>LIM</sub> | 7 | 11 | 21 | Α | V <sub>FB</sub> = 0.5V | | | | Internal FETs | | | | | | | | | | Top MOSFET R <sub>DS(ON)</sub> | _ | _ | 30 | | mΩ | V <sub>FB</sub> = 0.5V, I <sub>SW</sub> = 1A | | | | Bottom MOSFET R <sub>DS(ON)</sub> | _ | _ | 25 | _ | mΩ | $V_{FB} = 0.9V, I_{SW} = -1A$ | | | | SW Leakage Current | _ | _ | _ | 60 | μA | PV <sub>IN</sub> = 5.5V, V <sub>SW</sub> = 5.5V,<br>V <sub>EN</sub> = 0V | | | | V <sub>IN</sub> Leakage Current | _ | _ | _ | 25 | μA | PV <sub>IN</sub> = 5.5V, V <sub>SW</sub> = 0V, V <sub>EN</sub> = 0V | | | | Power Good (PG) | | | | | | | | | | PG Threshold | _ | -7.5 | -10 | -12.5 | % | Threshold % of V <sub>FB</sub> from V <sub>REF</sub> | | | | Hysteresis | _ | _ | 2.0 | _ | % | _ | | | | PG Output Low Voltage | _ | _ | 144 | _ | mV | I <sub>PG</sub> = 5 mA (sinking),<br>V <sub>EN/DLY</sub> = 0V | | | | PG Leakage Current | _ | _ | 1.0 | 2.0 | μA | V <sub>PG</sub> = 5.5V; V <sub>FB</sub> = 0.9V | | | | Thermal Protection | | | | | | | | | | Overtemperature Shutdown | _ | _ | 160 | _ | °C | T <sub>J</sub> rising | | | | Overtemperature Shutdown<br>Hysteresis | _ | _ | 20 | _ | °C | _ | | | Note 1: Specification for packaged product only. # **TEMPERATURE SPECIFICATIONS** | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | |-------------------------------|---------------------|------|------|------|-------|--------------------| | Temperature Ranges | | | | | | | | Junction Temperature Range | TJ | -40 | _ | +125 | °C | _ | | Maximum Junction Temperature | T <sub>J(MAX)</sub> | _ | _ | +150 | °C | _ | | Storage Temperature Range | T <sub>S</sub> | -65 | _ | +150 | °C | _ | | Lead Temperature | _ | _ | +260 | _ | °C | Soldering, 10 sec. | | Package Thermal Resistance | | | | | | | | Thermal Resistance, QFN 24-Ld | $\theta_{JC}$ | _ | 14 | _ | °C/W | _ | | Thermal Nesistance, QFN 24-Eu | $\theta_{JA}$ | | 40 | _ | °C/W | _ | Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability. # 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **FIGURE 2-1:** V<sub>IN</sub> Operating Supply Current vs. Input Voltage. **FIGURE 2-2:** V<sub>IN</sub> Shutdown Current vs. Input Voltage. **FIGURE 2-3:** Feedback Voltage vs. Input Voltage. FIGURE 2-4: Load Regulation vs. Input Voltage. FIGURE 2-5: Current Limit vs. Input Voltage. FIGURE 2-6: Switching Frequency vs. Input Voltage. FIGURE 2-7: Enable Threshold vs. Input Voltage. FIGURE 2-8: Enable Input Current vs. Input Voltage. FIGURE 2-9: Power Good Threshold/V<sub>REF</sub> Ratio vs. Input Voltage. **FIGURE 2-10:** V<sub>IN</sub> Operating Supply Current vs. Temperature. **FIGURE 2-11:** V<sub>IN</sub> Shutdown Current vs. Temperature. FIGURE 2-12: V<sub>IN</sub> UVLO Threshold vs. Temperature. **FIGURE 2-13:** Temperature. Feedback Voltage vs. **FIGURE 2-14:** Temperature. Load Regulation vs. **FIGURE 2-15:** Temperature. Line Regulation vs. **FIGURE 2-16:** Temperature. Switching Frequency vs. **FIGURE 2-17:** Temperature. Enable Threshold vs. **FIGURE 2-18:** Temperature. Current Limit vs. **FIGURE 2-19:** Efficiency vs. Output Current. **FIGURE 2-20:** Output Current. Feedback Current vs. **FIGURE 2-21:** Current. Line Regulation vs. Output Output Current. **FIGURE 2-23:** Output Voltage ( $V_{IN} = 3.3V$ ) vs. Output Current. **FIGURE 2-24:** Output Voltage ( $V_{IN} = 5.0V$ ) vs. Output Current. FIGURE 2-25: Output Current. Efficiency ( $V_{IN}$ = 3.3V) vs. **FIGURE 2-26:** IC Power Dissipations vs. Output Current ( $V_{IN} = 3.3V$ ). FIGURE 2-27: Case Tempe 3.3V) vs. Output Current. FIGURE 2-28: Output Current. Efficiency $(V_{IN} = 5.0V)$ vs. **FIGURE 2-29:** IC Power Dissipation vs. Output Current ( $V_{IN} = 5.0V$ ). **FIGURE 2-30:** Case Temperature ( $V_{IN} = 5.0V$ ) vs. Output Current. For Figure 2-27 and Figure 2-30, the temperature measurement was taken at the hottest point on the MIC22705 case and mounted on a five-square inch PCB (see Thermal Measurements section). Actual results will depend upon the size of the PCB, ambient temperature, and proximity to other heat-emitting components. FIGURE 2-31: V<sub>IN</sub> Turn-On. FIGURE 2-32: V<sub>IN</sub> Turn-Off. FIGURE 2-33: Enable Turn-On Delay/Rise Time. FIGURE 2-34: Enable Turn-Off. **FIGURE 2-35:** V<sub>IN</sub> Start-Up with Pre-Biased Output. FIGURE 2-36: Enable Start-Up with Pre-Biased Output. FIGURE 2-37: Enable Threshold. FIGURE 2-38: Enable Turn-On/Off. FIGURE 2-39: Power-Up into Short Circuit. FIGURE 2-40: Enabled into Short Circuit. FIGURE 2-41: Output Current-Limit Threshold. FIGURE 2-42: Output Recovery from Short Circuit. **FIGURE 2-43:** Threshold. Peak Current-Limit **FIGURE 2-44:** Recovery. Thermal Shutdown **FIGURE 2-45**: = 7A. Switching Waveforms, I<sub>OUT</sub> **FIGURE 2-46:** = 0A. Switching Waveforms, I<sub>OUT</sub> **FIGURE 2-47:** Load Transient Response. **FIGURE 2-48:** Line Transient Response. # 3.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | Pin Number | Pin Name | Description | | | | | |---------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1, 6, 13, 18 | PVIN | Power Supply Voltage (Input): The PVIN pins are the input supply to the internal P-Channel Power MOSFET. A 22 μF ceramic is recommended for bypassing at each PVIN pin. The SVIN pin must be connected to a PVIN pin. | | | | | | 2 | EN/DLY | Enable/Delay (Input): This pin is internally fed with a 1 $\mu$ A current source from SVIN. A delayed turn-on is implemented by adding a capacitor to this pin. The delay is proportional to the capacitor value. The internal circuits are held off until EN/DLY reaches the enable threshold of 1.24V. This pin is pulled low when the input voltage is lower than the UVLO threshold. | | | | | | 3 | NC | No Connect: Leave this pin open. Do not connect to ground or route other signals through this pin. | | | | | | 4 | RC | Ramp Control: A capacitor from the RC pin-to-ground determines slew rate of output voltage during start-up. The RC pin is internally fed with a 1 $\mu$ A current source. The output voltage tracks the RC pin voltage. The slew rate is proportional by the internal 1 $\mu$ A source and RC pin capacitor. This feature can be used for tracking capability as well as soft start. | | | | | | 5 | PG | PG (Output): This is an open-drain output that indicates when the output voltage is below 90% of its nominal voltage. The PG flag is asserted without delay when the enable is set low or when the output goes below the 90% threshold. | | | | | | 14 | FB | Feedback: Input to the error amplifier. The FB pin is regulated to 0.7V. A resistor divider connecting the feedback to the output is used to adjust the desired output voltage. | | | | | | 15 | COMP | Compensation Pin (Input): The MIC22705 uses an internal compensation network containing a fixed-frequency zero (phase lead response) and pole (phase lag response) that allows the external compensation network to be much simplified for stability. The addition of a single capacitor and resistor to the COMP pin will add the necessary pole and zero for voltage mode loop stability using low-value, low-ESR ceramic capacitors. | | | | | | 16 | SGND | Signal Ground: Internal signal ground for all low power circuits. | | | | | | 17 | SVIN | Signal Power Supply Voltage (Input): This pin is connected externally to the PVIN pin. A 2.2 µF ceramic capacitor from the SVIN pin to SGND must be placed next to the IC. | | | | | | 7, 12, 19, 24 | PGND | Power Ground: Internal ground connection to the source of the internal N-Channel MOSFETs. | | | | | | 8, 9, 10, 11,<br>20, 21, 22, 23 | SW | Switch (Output): This is the connection to the drain of the internal P-Channel MOSFET and drain of the N-Channel MOSFET. This is a high-frequency, high-power connection; therefore traces should be kept as short and as wide as practical. | | | | | | EP | GND | Exposed Pad (Power): Must make a full connection to a GND plane for full output power to be realized. | | | | | ## 4.0 APPLICATION INFORMATION The MIC22705 is a 7A synchronous step-down regulator IC with a fixed 1 MHz, voltage-mode PWM control scheme. The other features include tracking and sequencing control for controlling multiple output power systems, and power-on-reset (POR). The MIC22705 is a voltage mode, pulse-width modulation (PWM) regulator. By controlling the ratio of the on-to-off time, or duty cycle, a regulated DC output voltage is achieved. As load or supply voltage changes, so does the duty cycle to maintain a constant output voltage. In cases where the input supply runs into a dropout condition, the MIC22705 will run at 100% duty cycle. The MIC22705 provides constant switching at 1 MHz with synchronous internal MOSFETs. The internal MOSFETs include a high-side P-Channel MOSFET from the input supply to the switch pin and an N-Channel MOSFET from the switch pin-to-ground. Since the low-side N-Channel MOSFET provides the current during the off cycle, very-low amount of power is dissipated during the off period. The PWM control provides fixed-frequency operation. By maintaining a constant switching frequency, predictable fundamental and harmonic frequencies are achieved. Other methods of regulation, such as burst and skip modes, have frequency spectrums that change with load that can interfere with sensitive communication equipment. #### 4.1 Input Capacitor A 22 $\mu$ F X5R or X7R dielectrics ceramic capacitor is recommended on each of the PVIN pins for bypassing. A Y5V dielectrics capacitor should not be used. Aside from losing most of their capacitance over temperature, they also become resistive at high frequencies. This reduces their ability to filter out high-frequency noise. # 4.2 Output Capacitor The MIC22705 was designed specifically for the use of ceramic output capacitors. The 100 $\mu F$ output capacitor can be increased to improve transient performance. Since the MIC22705 is in voltage mode, the control loop relies on the inductor and output capacitor for compensation. For this reason, do not use excessively large output capacitors. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from the undesirable effect of their wide variation in capacitance over temperature, become resistive at high frequencies. Using Y5V or Z5U capacitors can cause instability in the MIC22705. #### 4.3 Inductor Selection Inductor selection will be determined by the following (not necessarily in the order of importance): - Inductance - · Rated current value - · Size requirements - · DC resistance (DCR) The MIC22705 is designed to use a 0.47 $\mu H$ to 4.7 $\mu H$ inductor. Maximum current ratings of the inductor are generally given in two methods: permissible DC current and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% loss in inductance. Ensure the inductor selected can handle the maximum operating current. When saturation current is specified, make sure that there is enough margin that the peak current will not saturate the inductor. The ripple current can add as much as 1.2A to the output current level. The RMS rating should be chosen to be equal or greater than the current limit of the MIC22705 to prevent overheating in a fault condition. For best electrical performance, the inductor should be placed very close to the SW nodes of the IC. For this reason, the heat of the inductor is somewhat coupled to the IC (in such cases, the case temperature is not the real dissipation in the regulator), so it offers some level of protection if the inductor gets too hot. It is important to test all operating limits before settling on the final inductor choice. The size requirements refer to the area and height requirements that are necessary to fit a particular design. Please refer to the inductor dimensions on their data sheet. DC resistance is also important. While DCR is inversely proportional to size, DCR can represent a significant efficiency loss. Refer to the Efficiency Considerations section for a more detailed description. ## 4.4 Efficiency Considerations Efficiency is defined as the amount of useful output power, divided by the amount of power consumed. #### **EQUATION 4-1:** $$\textit{Efficiency \%} = \left(\frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}}\right) \times 100$$ Maintaining high efficiency serves two purposes. It decreases power dissipation in the power supply, reducing the need for heat sinks and thermal design considerations and it decreases consumption of current for battery powered applications. Reduced current draw from a battery increases the devices operating time, critical in hand-held devices. There are mainly two loss terms in switching converters: static losses and switching losses. Static losses are simply the power losses due to VI or $\rm I^2R$ . For example, power is dissipated in the high side switch during the on cycle. Power loss is equal to the high side MOSFET $\rm R_{DS(ON)}$ multiplied by the RMS Switch Current squared ( $\rm I_{SW}^2$ ). During the off cycle, the low side N-Channel MOSFET conducts, also dissipating power. Similarly, the inductor's DCR and capacitor's ESR also contribute to the $\rm I^2R$ losses. Device operating current also reduces efficiency by the product of the quiescent (operating) current and the supply voltage. The current required to drive the gates on and off at a constant 1 MHz frequency and the switching transitions make up the switching losses. Figure 4-1 shows an efficiency curve. In the portion from 0A to 0.4A, efficiency losses are dominated by quiescent current losses, gate drive, and transition losses. In this case, lower supply voltages yield greater efficiency in that they require less current to drive the MOSFETs and have reduced input power consumption. FIGURE 4-1: Efficiency Curve. In the region from 1A to 7A, efficiency loss is dominated by MOSFET $R_{DS(ON)}$ and inductor DC losses. Higher input supply voltages will increase the Gate-to-Source voltage on the internal MOSFETs, reducing the internal $R_{DS(ON)}$ . This improves efficiency by decreasing DC losses in the device. All but the inductor losses are inherent to the device. In which case, inductor selection becomes increasingly critical in efficiency calculations. As the inductors are reduced in size, the DC resistance (DCR) can become quite significant. The DCR losses can be calculated as follows: #### **EQUATION 4-2:** $$L_{PD} = I_{OUT}^{\phantom{OOD}2} \times DCR$$ From that, the loss in efficiency due to inductor resistance can be calculated as in Equation 4-3. #### **EQUATION 4-3:** $$EL = \left[1 - \left(\frac{V_{OUT} \times I_{OUT}}{(V_{OUT} \times I_{OUT}) + L_{PD}}\right)\right] \times 100$$ Where: EL = Efficiency loss value in percent. Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a trade-off between efficiency and size in this case. Alternatively, under lighter loads, the ripple current due to the inductance becomes a significant factor. When light load efficiencies become more critical, a larger inductor value maybe desired. Larger inductances reduce the peak-to-peak inductor ripple current, which minimizes losses. #### 4.5 Compensation The MIC22705 has a combination of internal and external stability compensation to simplify the circuit for small, high-efficiency designs. In such designs, voltage mode conversion is often the optimum solution. Voltage mode is achieved by creating an internal 1 MHz ramp signal and using the output of the error amplifier to modulate the pulse width of the switch node, thereby maintaining output voltage regulation. With a typical gain bandwidth of 100 kHz to 200 kHz, the MIC22705 is capable of extremely fast transient responses. The MIC22705 is designed to be stable with a typical application using a 1 $\mu$ H inductor and a 100 $\mu$ F ceramic (X5R) output capacitor. These values can be varied dependent upon the trade-off between size, cost and efficiency, keeping the LC natural frequency ideally less than 26 kHz to stability can be achieved. The minimum recommended inductor value is 0.47 $\mu$ H and minimum recommended output capacitor value is 22 $\mu$ F. The trade-off between changing these values is that with a larger inductor, there is a reduced peak-to-peak current that yields a greater efficiency at lighter loads. A larger output capacitor will improve transient response by providing a larger hold up reservoir of energy to the output. The integration of one pole-zero pair within the control loop greatly simplifies compensation. The optimum values for $C_{COMP}$ (in series with a 20 k $\Omega$ resistor) are shown in Table 4-1. TABLE 4-1: COMPENSATION CAPACITOR SELECTION | | С | | | | | | | | |---------|--------------------------|-------------------|--------------------|--|--|--|--|--| | L | 22 μF -<br>47 μF | 47 μF -<br>100 μF | 100 μF -<br>470 μF | | | | | | | 0.47 µH | 0 pF - 10 pF<br>(Note 1) | 22 pF | 33 pF | | | | | | | 1 μH | 0 pF - 15 pF<br>(Note 2) | 15 pF -<br>22 pF | 33 pF | | | | | | | 2.2 µH | 15 pF -<br>33 pF | 33 pF -<br>47 pF | 100 pF -<br>220 pF | | | | | | Note 1: V<sub>OUT</sub> > 1.2V 2: V<sub>OUT</sub> > 1V #### 4.6 Feedback The MIC22705 provides a feedback pin to adjust the output voltage to the desired level. This pin connects internally to an error amplifier. The error amplifier then compares the voltage at the feedback to the internal 0.7V reference voltage and adjusts the output voltage to maintain regulation. The resistor divider network for a desired $V_{\rm OUT}$ is given by: #### **EQUATION 4-4:** $$R2 = \frac{R1}{\left(\frac{V_{OUT}}{V_{REE}} - 1\right)}$$ Where: $V_{REF} = 0.7V$ $V_{OLIT}$ = The desired output voltage. A 10 k $\Omega$ or lower resistor value from the output to the feedback (R1) is recommended since large feedback resistor values increase the impedance at the feedback pin, making the feedback node more susceptible to noise pick-up. A small capacitor (50 pF to 100 pF) across the lower resistor can reduce noise pick-up by providing a low impedance path to ground. ## 4.7 Enable/Delay (EN/DLY) Pin Enable/Delay (EN/DLY) sources 1 $\mu$ A out of the IC to allow a startup delay to be implemented. The delay time is simply the time it takes 1 $\mu$ A to charge $C_{EN/DLY}$ to 1.24V. Therefore: # **EQUATION 4-5:** $$t_{EN/\text{DLY}} = \frac{1.24 \times C_{EN/\text{DLY}}}{1 \times 10^{-6}}$$ # 4.8 RC Pin (Soft-Start) The RC pin provides a trimmed 1 $\mu$ A current source/sink similar to the DELAY pin for accurate ramp-up (soft-start) and ramp-down control. This allows the MIC22705 to be used in systems that require voltage tracking or ratio-metric voltage tracking at startup. There are two ways of using the RC pin: - · Externally driven from a voltage source - Externally attached capacitor sets output ramp up/down rate In the first case, driving RC with a voltage from 0V to $V_{REF}$ programs the output voltage between 0% and 100% of the nominal set voltage. In the second case, the external capacitor sets the ramp up and ramp down time of the output voltage. The time is given by: #### **EQUATION 4-6:** $$t_{RAMP} = \frac{0.7 \times C_{RC}}{1.10^{-6}}$$ Where: t<sub>RAMP</sub> = The time from 0% to 100% nominal output voltage. #### 4.8.1 PRE-BIAS START-UP The MIC22705 is designed to start up into a pre-biased output. This prevents large negative inductor currents and excessive output voltage oscillations. The MIC22705 starts with the low-side MOSFET turned off, preventing reverse inductor current flow. The synchronous MOSFET stays off until the end of the start-up sequence. If the load current demand is zero or very small at the time the synchronous MOSFET is enabled, the inductor current could be discontinuous. In this case, when the synchronous MOSFET is enabled, the regulator will transition abruptly from DCM to CCM. This may cause some small reverse current. If load is applied to keep the inductor current in CCM, then the transition will be seamless. A pre-bias condition can occur if the input is turned off then immediately turned back on before the output capacitor is discharged to ground. It is also possible that the output of the MIC22705 could be pulled up or pre-biased through parasitic conduction paths from one supply rail to another in multiple voltage ( $V_{OUT}$ ) level ICs such as a FPGA Figure 4-2 shows a normal start-up waveform. A 1 $\mu$ A current source charges the soft-start capacitor $C_{RC}$ . The $C_{RC}$ capacitor forces the $V_{RC}$ voltage to come up slowly ( $V_{RC}$ trace), thereby providing a soft-start ramp. This ramp is used to control the internal reference ( $V_{REF}$ ). The error amplifier forces the output voltage to follow the $V_{REF}$ ramp from zero to the final value. FIGURE 4-2: EN Turn-On Time: Normal Start Up. If the output is pre-biased to a voltage above the expected value, as shown in Figure 4-3, then neither MOSFET will turn on until the ramp control voltage ( $V_{RC}$ ) is above the reference voltage ( $V_{REF}$ ). Then, the high-side MOSFET starts switching, forcing the output to follow the VRC ramp. Once the soft-start has completed, the low-side MOSFET will begin switching. FIGURE 4-3: EN Turn-On at 1V Pre-Bias. When the MIC22705 is turned off, the low-side MOSFET will be disabled and the output voltage will decay to zero. During this time, the ramp control voltage ( $V_{RC}$ ) will still control the output voltage fall-time with the high-side MOSFET if the output voltage falls faster than the $V_{RC}$ voltage. Figure 4-4 shows this operating condition. Here a 7A load pulls the output down fast enough to force the high-side MOSFET on ( $V_{SW}$ trace). FIGURE 4-4: EN Turn-Off: 7A Load. If the output voltage falls slower than the $V_{RC}$ voltage, then the both MOSFETs will be off and the output will decay to zero as shown in the $V_{OUT}$ trace in Figure 4-5. With both MOSFETs off, any resistive load connected to the output will help pull down the output voltage. This will occur at a rate determined by the resistance of the load and the output capacitance. FIGURE 4-5: EN Turn-Off: 200 mA Load. ## 4.9 Current Limit The MIC22705 is protected against overload in two stages. The first is to limit the current in the P-channel switch; the second is overtemperature shutdown. Current is limited by measuring the current through the high-side MOSFET during its power stroke and immediately switching off the driver when the preset limit is exceeded. The circuit in Figure 4-6 describes the operation of the current limit circuit. Because the actual $R_{DS(ON)}$ of the P-channel MOSFET varies part-to-part, over temperature and with input voltage, simple IR voltage detection is not employed. Instead, a smaller copy of the Power MOSFET (Reference FET) is fed with a constant current that is directly proportional to the factory set current limit. This sets the current limit as a current ratio and thus, is not dependent upon the $R_{DS(ON)}$ value. Current limit is set to nominal value. Variations in the scale factor K between the power PFET and the reference PFET used to generate the limit threshold account for a relatively small inaccuracy. FIGURE 4-6: Cui Current Limit Detail. ### 4.10 Thermal Considerations The MIC22705 is packaged in a 4 mm x 4 mm QFN. It's a package that has excellent thermal-performance, equaling that of the larger TSSOP packages. This maximizes heat transfer from the junction to the exposed pad (ePAD) that connects to the ground plane. The size of the ground plane attached to the exposed pad determines the overall thermal resistance from the junction to the ambient air surrounding the printed circuit board. The junction temperature for a given ambient temperature can be calculated using: #### **EQUATION 4-7:** $$T_J = T_A + P_{DISS} \times R\theta_{JA}$$ Where: PDISS = The power dissipated within the QFN package and is at 7A load. $R\theta_{JA}=A$ combination of junction-to-case thermal resistance $(R\theta_{JC})$ and Case-to-Ambient thermal resistance $(R\theta_{CA}),$ since thermal resistance of the solder connection from the ePAD to the PCB is negligible; $R\theta_{CA}$ is the thermal resistance of the ground plane-to-ambient, so $R\theta_{JA}=R\theta_{JC}+R\theta_{CA}.$ $T_A=$ The operating ambient temperature. ## Example: The evaluation board has two copper planes contributing to an R $\theta_{JA}$ of approximately 25°C/W. The worst case R $\theta_{JC}$ of the QFN 4 mm x 4 mm is 14°C/W. #### **EQUATION 4-8:** $$R\theta_{JA} = 14 + 25 = 39$$ °C/W To calculate the junction temperature for a 50°C ambient: #### **EQUATION 4-9:** $$T_{J} = T_{A} + P_{DISS} \times R\theta_{JA}$$ $$T_{J} = 50 + (1.8 \times 39)$$ $$T_{J} = 120^{\circ}C$$ ## 4.11 Thermal Measurements Measuring the IC's case temperature is recommended to ensure it is within its operating limits. Although this might seem like a very elementary task, it is easy to get erroneous results. The most common mistake is to use the standard thermal couple that comes with a thermal meter. This thermal couple wire gauge is large, typically 22 gauge, and behaves like a heatsink, resulting in a lower case measurement. Two methods of temperature measurement are using a smaller thermal couple wire or an infrared thermometer. If a thermal couple wire is used, it must be constructed of 36 gauge wire or higher then (smaller wire size) to minimize the wire heat-sinking effect. In addition, the thermal couple tip must be covered in either thermal grease or thermal glue to make sure that the thermal couple junction is making good contact with the case of the IC. Omega brand thermal couple (5SC-TT-K-36-36) is adequate for most applications. Whenever possible, an infrared thermometer is recommended. The measurement spot size of most infrared thermometers is too large for an accurate reading on a small form factor ICs. However, a IR thermometer from Optris has a 1 mm spot size, which makes it a good choice for measuring the hottest point on the case. An optional stand makes it easy to hold the beam on the IC for long periods of time. # 4.12 Sequencing and Tracking Examples There are four distinct variations that are easily implemented using the MIC22705. The two sequencing variations are Delayed and Windowed. The two tracking variants are Normal and Ratio Metric. The following diagrams illustrate methods for connecting two MIC22705's to achieve these requirements. FIGURE 4-7: Delayed Sequencing. FIGURE 4-8: Windowed Sequencing. FIGURE 4-9: Normal Tracking. FIGURE 4-10: Ratio-Metric Tracking. #### 5.0 PCB LAYOUT GUIDELINES PCB layout is critical to achieve reliable, stable and efficient performance. A ground plane is required to control EMI and minimize the inductance in power, signal and return paths. The following guidelines should be followed to ensure proper operation of the MIC22705 converter. #### 5.1 IC - The 2.2 µF ceramic capacitor, which is connected to the SVIN pin, must be located right at the IC. The SVIN pin is very noise sensitive and placement of the capacitor is very critical. Use wide traces to connect to the SVIN and SGND pins. - The signal ground pin (SGND) must be connected directly to the ground planes. Do not route the SGND pin to the PGND Pad on the top layer. - · Place the IC close to the point of load (POL). - Use fat traces to route the input and output power lines. - Signal and power grounds should be kept separate and connected at only one location. # 5.2 Input Capacitor - A 22 µF X5R or X7R dielectrics ceramic capacitor is recommended on each of the PVIN pins for bypassing. - Place the input capacitors on the same side of the board and as close to the IC as possible. - Keep both the PVIN pin and PGND connections short. - Place several vias to the ground plane close to the input capacitor ground terminal. - Use either X7R or X5R dielectric input capacitors. Do not use Y5V or Z5U type capacitors. - Do not replace the ceramic input capacitor with any other type of capacitor. Any type of capacitor can be placed in parallel with the input capacitor. - If a Tantalum input capacitor is placed in parallel with the input capacitor, it must be recommended for switching regulator applications and the operating voltage must be derated by 50%. - In "Hot-Plug" applications, a Tantalum or Electrolytic bypass capacitor must be used to limit the overvoltage spike seen on the input supply with power is suddenly applied. #### 5.3 Inductor - Keep the inductor connection to the switch node (SW) short. - Do not route any digital lines underneath or close to the inductor. - Keep the switch node (SW) away from the feedback (FB) pin. - To minimize noise, place a ground plane underneath the inductor. - The inductor can be placed on the opposite side of the PCB with respect to the IC. It does not matter whether the IC or inductor is on the top or bottom as long as there is enough air flow to keep the power components within their temperature limits. The input and output capacitors must be placed on the same side of the board as the IC. # 5.4 Output Capacitor - Use a wide trace to connect the output capacitor ground terminal to the input capacitor ground terminal. - Phase margin will change as the output capacitor value and ESR changes. Contact the factory if the output capacitor is different from what is shown in the BOM. - The feedback divider network must be place close to the IC with the bottom of R2 connected to SGND. - The feedback trace should be separate from the power trace and connected as close as possible to the output capacitor. Sensing a long high-current load trace can degrade the DC load regulation. #### 5.5 RC Snubber • Place the RC snubber on either side of the board and as close to the SW pin as possible. # 6.0 PACKAGING INFORMATION # 6.1 Package Marking Information 24-Lead QFN\* # Example **Legend:** XX...X Product code or customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. •, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark). **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo. Underbar (\_) and/or Overbar (¯) symbol may not be to scale. # 24-Lead QFN 4 mm x 4 mm Package Outline and Recommended Land Pattern NOTES: # APPENDIX A: REVISION HISTORY # Revision A (February 2020) - Converted Micrel document MIC22705 to Microchip data sheet template DS20006307A. - Minor grammatical text changes throughout. - Evaluation Board Schematic, BOM, and PCB Layout sections from original data sheet moved to the part's Evaluation Board User's Guide. NOTES: # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office. -<u>XX</u> <u>Device</u> <u>X</u> <u>XX</u> Part No. Junction Package Media Type Temp. Range MIC22705: 1 MHz, 7A Integrated Switch High Device: Efficiency Synchronous Buck Regulator Junction –40°C to +125°C, RoHS-Compliant Temperature Range: Package: 24-Lead 4 mm x 4 mm QFN Media Type: TR = 5,000/Reel #### Examples: a) MIC22705YML-TR: MIC22705, Adj. Output Voltage, -40°C to +125°C Temperature Range, 24-Lead QFN, 5,000/Reel Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. NOTES: #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2020, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-5626-1 For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 **China - Chengdu** Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 **China - Guangzhou** Tel: 86-20-8755-8029 **China - Hangzhou** Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 **China - Xian** Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820