# OPA177 OPA77 # Precision OPERATIONAL AMPLIFIER ### **FEATURES** - LOW OFFSET VOLTAGE: 10µV max - LOW DRIFT: 0.1uV/°C - HIGH OPEN-LOOP GAIN: 130dB min - LOW QUIESCENT CURRENT: 1.5mA typ - REPLACES INDUSTRY-STANDARD OP AMPS: OP-07, OP-77, OP-177, AD707, ETC. #### **APPLICATIONS** - **PRECISION INSTRUMENTATION** - DATA ACQUISITION - **TEST EQUIPMENT** - BRIDGE AMPLIFIER - THERMOCOUPLE AMPLIFIER ### **DESCRIPTION** rnational Airport Industrial Park Tel: (520) 746-1111 • Twx: 910-952-1111 The OPA177 and OPA77 precision bipolar op amps feature very low offset voltage and drift. Laser-trimmed offset, drift and input bias current virtually eliminate the need for costly external trimming. Their high performance and low cost make them ideally suited to a wide range of precision instrumentation. The low quiescent current of the OPA177 and OPA77 dramatically reduce warm-up drift and errors due to thermoelectric effects in input interconnections. They provide an effective alternative to chopper-stabilized amplifiers. The low noise of the OPA177 and OPA77 maintains accuracy. OPA177 and OPA77 performance gradeouts are available. Packaging options include 8-pin plastic DIP, 8-pin ceramic DIP, and SO-8 surface-mount packages. Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 2.74 PDS-1081C Tucson, AZ 85734 BBB **=** 1731365 0030222 915 **=** Mailing Address: PO Box 11400 Cable: BBRCORP # **OPA177 SPECIFICATIONS** #### **ELECTRICAL** At $V_S = \pm 15V$ , $T_A = +25^{\circ}C$ unless otherwise noted. | | | | OPA177E | | | OPA177F | | | OPA177G | | | |----------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------|---------------------|-----------|-----|-----------|-----------|------|-----------|-------------|----------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE Input Offset Voltage Long-Term Input Offset(1) Voltage Stability | | | 4<br>0.2 | 10 | | 10<br>0.3 | 25 | | 20<br>0.4 | 60 | μV<br>μV/Mo | | Offset Adjustment Range<br>Power Supply Rejection Ratio | $R_P = 20k\Omega$<br>$V_S = \pm 3V \text{ to } \pm 18V$ | 120 | ±3<br>125 | | 115 | | | 110 | 120 | ļ | mV<br>dB | | INPUT BIAS CURRENT<br>Input Offset Current<br>Input Bias Current | | | 0.3<br>0.5 | 1<br>±1.5 | | : | 1.5<br>±2 | | : | 2.8<br>±2.8 | nA<br>nA | | NOISE<br>Input Noise Voltage<br>Input Noise Current | 1Hz to 100Hz <sup>(2)</sup><br>1Hz to 100Hz | | 85<br>4.5 | 150 | | : | | | : | • | nVrms<br>pArms | | INPUT IMPEDANCE<br>Input Resistance | Differential Mode <sup>(3)</sup><br>Common-Mode | 26 | 45<br>200 | | | : | | 18.5 | : | | MΩ<br>GΩ | | INPUT VOLTAGE RANGE<br>Common-Mode Input Range <sup>(4)</sup><br>Common-Mode Rejection | V <sub>CM</sub> = ±13V | ±13 | ±14<br>140 | | : | : | | 115 | : | | V<br>dB | | OPEN-LOOP GAIN<br>Large Signal Voltage Gain | $R_L \ge 2k\Omega$ $V_O = \pm 10V^{(5)}$ | 5000 | 12000 | | | | | 2000 | 6000 | | V/mV | | OUTPUT Output Voltage Swing Open-Loop Output Resistance | $R_L \ge 10kΩ$ $R_L \ge 2kΩ$ $R_L \ge 1kΩ$ | ±13.5<br>±12.5<br>±12 | ±14<br>±13<br>±12.5 | | : | : | | : | : | | ν<br>ν<br>ο | | FREQUENCY RESPONSE Slew Rate Closed-Loop Bandwidth | R <sub>L</sub> ≥ 2kΩ<br>G = +1 | 0.1<br>0.4 | 0.3 | | : | : | | : | | | V/µs<br>MHz | | POWER SUPPLY<br>Power Consumption | $V_S = \pm 15V$ , No Load $V_S = \pm 3V$ , No Load | | 40<br>3.5 | 60<br>4.5 | | : | : | | : | : | mW<br>mW | | Supply Current | $V_S = \pm 15V$ , No Load | | 1.3 | 2 | l | | • | | • | 1* | mA | #### **ELECTRICAL** At $V_S = \pm 15V$ , $-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless otherwise noted. | OFFSET VOLTAGE Input Offset Voltage Average Input Offset Voltage Drift <sup>(6)</sup> Power Supply Rejection Ratio | V <sub>S</sub> = ±3V to ±18V | 120 | 10<br>0.03<br>125 | 20<br>0.1 | 110 | 15<br>0.1<br>120 | 40<br>0.3 | 106 | 20<br>0.7<br>115 | 100<br>1.2 | μV<br>μV/°C<br>dB | |--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------|------------------------|-----------------------|-----|------------------|----------------|------|------------------|-----------------------|----------------------------| | INPUT BIAS CURRENT Input Offset Current Average Input Offset Current Drift(*) Input Bias Current Average Input Bias Current Drift(*) | | | 0.5<br>1.5<br>0.5<br>8 | 1.5<br>25<br>±4<br>25 | | : | 2.2<br>40<br>• | | | 4.5<br>85<br>±6<br>60 | nA<br>pA∕°C<br>nA<br>pA∕°C | | INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Common-Mode Rejection | V <sub>CM</sub> = ±13V | ±13<br>120 | ±13.5 | | i : | : | | 110 | : | | V<br>dB | | OPEN-LOOP GAIN<br>Large Signal Voltage Gain | $R_L \ge 2k\Omega$ , $V_O \approx \pm 10V$ | 2000 | 6000 | | | | | 1000 | 4000 | | V/mV | | OUTPUT Output Voltage Swing | Fi <sub>L</sub> ≥ 2kΩ | ±12 | ±13 | | | | | | | | v | | POWER SUPPLY Power Consumption Supply Current | $V_S = \pm 15V$ , No Load<br>$V_S = \pm 15V$ , No Load | | 60<br>2 | 75<br>2.5 | | : | | | : | : | mW<br>mA | <sup>\*</sup> Same as specification for product to left. Same as specification for product to left. NOTES: (1) Long-Term Input Offset Voltage Stability refers to the averaged trend line of $V_{OS}$ vs time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{OS}$ during the first 30 operating days are typically less than $2\mu V$ . (2) Sample tested. (3) Guaranteed by design. (4) Guaranteed by CMRR test condition. (5) To insure high open-loop gain throughout the $\pm 10V$ output range, $A_{OL}$ is tested at $\pm 10V \le V_O \le 0V$ , $0V \le V_O \le \pm 10V$ , and $\pm 10V \le V_O \le \pm 10V$ . (6) OP177EZ and OP177FZ: TCV<sub>OS</sub> is 100% tested. (7) Guaranteed by end-point limits. Burr-Brown IC Data Book-Linear Products 2.75 1731365 0030223 851 1 ## For Immediate Assistance, Contact Your Local Salesperson ## **OPA77 SPECIFICATIONS** #### **ELECTRICAL** At $V_S = \pm 15V$ , $T_A = +25$ °C unless otherwise noted. | | | | OPA77E | | OPA77F | | | OPA77G | | | | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------|-----------------------|--------|--------|----------------------------|--------|-----|-----|----------------------------------------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE Input Offset Voltage Long-Term Input Offset Voltage Stability(1) Offset Adjustment Range Power Supply Rejection Ratio | $R_{TRIM} = 20k\Omega$<br>$V_S = \pm 3V$ to $\pm 18V$ | | 10<br>0.3<br>±3<br>0.7 | 25 | | 20 0.4 | 60 | | 50 | 100 | μV<br>μV/Mo<br>mV | | INPUT BIAS CURRENT Input Offset Current Input Bias Current | V8-104 101/104 | | 0.3 | 1.5<br>±2 | | : | 2.8<br>±2.8 | | : | : | μV/V<br>nA<br>nA | | NOISE Input Noise Voltage Input Noise Voltage Density Input Noise Current Input Noise Current Density | 0.1Hz to 10Hz <sup>(2)</sup> f = 10Hz <sup>(2)</sup> f = 10Hz <sup>(2)</sup> f = 100Hz <sup>(2)</sup> f = 1000Hz <sup>(2)</sup> 0.1Hz to 10Hz f = 10Hz f = 10Hz f = 100Hz | | 0.35<br>8.5<br>7.5<br>7.5<br>35<br>0.73<br>0.26<br>0.22 | 0.6<br>18<br>13<br>11 | | 0.38 | 0.65<br>20<br>13.5<br>11.5 | | | • | μVp-p<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>pAp-p<br>pA/√Hz<br>pA/√Hz<br>pA/√Hz | | INPUT RESISTANCE Differential Input Resistance <sup>(3)</sup> Common-mode Input Resistance | | 26 | 45<br>200 | | 18.5 | : | | | | | MΩ<br>GΩ | | INPUT VOLTAGE RANGE<br>Common Mode Input Range<br>Common-Mode Rejection | V <sub>CM</sub> = ±13V | ±13 | ±14<br>0.1 | 1 | • | : | 1.6 | | * | • | V<br>μV/V | | OPEN-LOOP GAIN<br>Large-Signal Voltage Gain | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$ | 5000 | 12000 | | 2000 | 6000 | | | | | V/mV | | OUTPUT Output Voltage Swing Open-Loop Output Resistance | R <sub>L</sub> ≥ 10kΩ<br>R <sub>L</sub> ≥ 2kΩ<br>R <sub>L</sub> ≥ 1kΩ | ±13.5<br>±12.5<br>±12 | ±14<br>±13<br>±12.5 | | : | • | | * | : | | V<br>V | | FREQUENCY RESPONSE Slew Rate Closed-Loop Bandwidth | $R_L \ge 2k\Omega$<br>AVCL = +1 | 0.1<br>0.4 | 0.3<br>0.6 | | * | | | : | : | | Ω<br>V/μs<br>MHz | | POWER SUPPLY<br>Power Consumption | $V_S = \pm 15V$ , No Load $V_S = \pm 3V$ , No Load | | 50<br>3.5 | 60<br>4.5 | | : | : | | : | : | mW<br>mW | #### **ELECTRICAL** At V<sub>S</sub> = ±15V, -25°C ≤ T<sub>A</sub> ≤ +85°C for OPA77EZ and OPA77EZ, 0°C ≤ T<sub>A</sub> ≤ +70°C for OPA77EP and OPA77GP, unless otherwise noted | OFFSET VOLTAGE | | | | | | | | | T T | | | |-------------------------------------|--------------------------------------|------|-------|-----|------|------|-----|---|-----|-----|-------| | Input Offset Voltage | Z Package | | 10 | 45 | ŀ | 20 | 100 | | | | μV | | | P Package | | 10 | 55 | | 20 | 100 | | 80 | 150 | μV | | Average Input Offset <sup>(4)</sup> | Z Package | 1 | 0.1 | 0.3 | | 0.2 | 0.6 | | | | μν/°C | | Voltage Drift | P Package | 1 | 0.3 | 0.6 | | 0.4 | 1 | | 0.7 | 1.2 | μV/°C | | Power Supply Rejection Ratio | $V_S = \pm 3V$ to $\pm 18V$ | İ | 1 | 3 | | * | 5 | | | ١ ٠ | μ٧/٧ | | INPUT BIAS CURRENT | | 1 | | | | | | | | | | | Input Offset Current | | 1 | 0.5 | 2.2 | l | | 4.5 | | | | nΑ | | Avg Input Offset Current Drift(5) | | l | 1.5 | 40 | | • | 85 | | | | pA/°C | | Input Bias Current | | | 2.4 | ±4 | 4 | ٠. | ±6 | | ١ ٠ | | nA | | Avg Input Bias Current Drift(5) | | | 8 | 40 | 1 | 15 | 60 | | | | pA/°C | | INPUT VOLTAGE RANGE | | i | | | | | | | † | | | | Common Mode Input Range | | ±13 | ±13.5 | | | | | | | | v | | Common-Mode Rejection | V <sub>CM</sub> = ±13V | ł | 0.1 | 1 | | ٠. | 3 | l | | ٠ | μ٧/٧ | | OPEN-LOOP GAIN | | | | | | | | | | | | | Large Signal Voltage Gain | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$ | 2000 | 6000 | | 1000 | 4000 | | * | | | V/mV | | OUTPUT | | | | | | | _ | | | | | | Output Voltage Swing | R <sub>L</sub> ≥2kΩ | ±12 | ±13 | | ٠ ا | • | | * | ١. | | V | | POWER SUPPLY | | | | | | | | | | | | | Power Consumption | $V_S = \pm 15V$ , No Load | 1 | 60 | 75 | l | | • | | | | mW | <sup>\*</sup> Same as specification for product to left. NOTES: (1) Long-Term Input Offset Voltage Stability refers to the averaged trend line of V<sub>OS</sub> vs time over extended period after the first 30 days of operation. Excluding the initial hour of operation, changes in V<sub>OS</sub> during the first 30 operating days are typically 2.5µV. (2) Sample tested. (3) Guaranteed by design. (4) OPA77E: TCV<sub>OS</sub> is 100% tested on Z package. (5) Guaranteed by end-point limits. 2.76 Burr-Brown IC Data Book-Linear Products BB **■** 1731365 0030224 798 **■** | OPA177/77 | DIE | TOPOGRAPHY | |-----------|-----|------------| | PAD | FUNCTION | |-----|----------------| | 1 | Offset Trim | | 2 | -In | | 3 | +In | | 4 | \ v_ | | 5 | NC | | 6 | V <sub>0</sub> | | 7 | v <sub>+</sub> | | 8 | Offset Trim | Substrate Bias: -V<sub>S</sub> NC: No Connection. #### **MECHANICAL INFORMATION** | | MILS (0.001") | MILLIMETERS | |------------------|---------------|-------------------| | Die Size | 63 x 92 ±5 | 1.60 x 2.34 ±0.13 | | Die Thickness | 20 ±3 | 0.51 ±0.08 | | Min. Pad Size | 4 x 4 | 0.10 x 0.10 | | Transistor Count | | 46 | | Backing | | Gold | #### **PIN CONFIGURATION** # ORDERING INFORMATION | MODEL | PACKAGE | TEMP. RANGE | |----------|--------------------|----------------| | OPA177FP | 8-Pin Plastic DIP | -40°C to +85°C | | OPA177GP | 8-Pin Plastic DIP | -40°C to +85°C | | OPA177GS | SO-8 Surface-Mount | -40°C to +85°C | | OPA177EZ | 8-Pin Ceramic DIP | -40°C to +85°C | | OPA177FZ | 8-Pin Ceramic DIP | -40°C to +85°C | | OPA177GZ | 8-Pin Ceramic DIP | -40°C to +85°C | | OPA77FP | 8-Pin Plastic DIP | 0°C to +70°C | | OPA77GP | 8-Pin Plastic DIP | 0°C to +70°C | | OPA77EZ | 8-Pin Ceramic DIP | -25°C to +85°C | | OPA77FZ | 8-Pin Ceramic DIP | -25°C to +85°C | #### **ABSOLUTE MAXIMUM RATINGS** | Power Supply Voltage | ±22V | |-------------------------------------------------|----------------| | Differential Input Voltage | ±30V | | Input Voltage | ±V。 | | Output Short Circuit | Continuous | | Operating Temperature: | | | Ceramic DIP (Z) | 55°C to +125°C | | Plastic DIP (P), SO-8 (S) | | | θ <sub>JA</sub> (PDIP) | | | θ <sub>JA</sub> (SOIC) | 160°C/W | | θ <sub>JA</sub> (Ceramic) | 148°C/W | | Storage Temperature: | | | Ceramic DIP (Z) | 65°C to +150°C | | Plastic DIP (P), SO-8 (S) | | | Junction Temperature | +150°C | | Lead Temperature (soldering, 10s) P, Z packages | | | (soldering, 3s) S package | | | | | #### **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |----------|--------------------|------------------------------------------| | OPA177FP | 8-Pin Plastic DIP | 006 | | OPA177GP | 8-Pin Plastic DIP | 006 | | OPA177GS | SO-8 Surface-Mount | 182 | | OPA177EZ | 8-Pin Ceramic DIP | 254 | | OPA177FZ | 8-Pin Ceramic DIP | 254 | | OPA177GZ | 8-Pin Ceramic DIP | 254 | | OPA77FP | 8-Pin Plastic DIP | 006 | | OPA77GP | 8-Pin Plastic DIP | 006 | | OPA77EZ | 8-Pin Ceramic DIP | 254 | | OPA77FZ | 8-Pin Ceramic DIP | 254 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. Burr-Brown IC Data Book—Linear Products **1731365 0030225 624** 2.77 ## For Immediate Assistance, Contact Your Local Salesperson ## **TYPICAL PERFORMANCE CURVES** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. 2.78 Burr-Brown IC Data Book-Linear Products **=** 1731365 0030226 560 **=** # Or, Call Customer Service at 1-800-548-6132 (USA Only) # TYPICAL PERFORMANCE CURVES (CONT) $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. Burr-Brown IC Data Book-Linear Products | 1731365 0030227 4T7 | 2.79 # For Immediate Assistance, Contact Your Local Salesperson ## TYPICAL PERFORMANCE CURVES (CONT) $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. # ELECTROSTATIC DISCHARGE SENSITIVITY Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. ESD can cause damage ranging from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. Burr-Brown's standard ESD test method consists of five 1000V positive and negative discharges (100pF in series with $1.5k\Omega$ ) applied to each pin. Failure to observe proper handling procedures could result in small changes to the OPA177's input bias current. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. Burr-Brown IC Data Book—Linear Products 2.80 **■ 1731365 0030228 333 ■** # **APPLICATIONS INFORMATION** The OPA177 is unity-gain stable, making it easy to use and free from oscillations in the widest range of circuitry. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins. In most cases 0.1µF ceramic capacitors are adequate. The OPA177 has very low offset voltage and drift. To achieve highest performance, circuit layout and mechanical conditions must be optimized. Offset voltage and drift can be degraded by small thermoelectric potentials at the op amp inputs. Connections of dissimilar metals will generate thermal potential which can mask the ultimate performance of the OPA177. These thermal potentials can be made to cancel by assuring that they are equal in both input terminals. - Keep connections made to the two input terminals close together. - Locate heat sources as far as possible from the critical input circuitry. - Shield the op amp and input circuitry from air currents such as cooling fans. #### OFFSET VOLTAGE ADJUSTMENT The OPA177 and OPA77 have been laser-trimmed for low offset voltage and drift so most circuits will not require external adjustment. Figure 1 shows the optional connection of an external potentiometer to adjust offset voltage. This adjustment should not be used to compensate for offsets created elsewhere in a system since this can introduce excessive temperature drift. #### INPUT PROTECTION The inputs of the OPA177 and OPA77 are protected with $500\Omega$ series input resistors and diode clamps as shown in the simplified circuit diagram. The inputs can withstand $\pm 30 V$ differential inputs without damage. The protection diodes will, of course, conduct current when the inputs are over-driven. This may disturb the slewing behavior of unity-gain follower applications, but will not damage the op amp. FIGURE 1. Optional Offset Nulling Circuit. #### NOISE PERFORMANCE The noise performance of the OPA177 and OPA77 is optimized for circuit impedances in the range of $2k\Omega$ to $50k\Omega$ . Total noise in an application is a combination of the op amp's input voltage noise and input bias current noise reacting with circuit impedances. For applications with higher source impedance, the OPA627 FET-input op amp will generally provide lower noise. For very low impedance applications, the OPA27 will provide lower noise. #### INPUT BIAS CURRENT CANCELLATION The input stage base current of the OPA177 is internally compensated with an equal and opposite cancellation current. The resulting input bias current is the difference between the input stage base current and the cancellation current. This residual input bias current can be positive or negative. When the bias current is cancelled in this manner, the input bias current and input offset current are approximately the same magnitude. As a result, it is not necessary to balance the DC resistance seen at the two input terminals (Figure 2). A resistor added to balance the input resistances may actually increase offset and noise. FIGURE 2. Input Bias Current Cancellation. Burr-Brown IC Data Book-Linear Products ■ 1731365 0030229 27T I 2.81