## 5A, 24V, 570kHz Step-Down Converter

### **General Description**

The RT8251 is a monolithic step-down switch mode converter with a built-in internal power MOSFET. It achieves 5A continuous output current over a wide input supply range with excellent load and line regulation. Current mode operation provides fast transient response and eases loop stabilization.

The RT8251 provides protection functions such as cycle-by-cycle current limiting and thermal shutdown. In shutdown mode, the regulator draws 25µA of supply current. Programmable soft-start minimizes the inrush supply current and the output overshoot at initial startup. The RT8251 requires a minimum number of external components. The RT8251 is available in WQFN-16L 3x3 and SOP-8 (Exposed Pad) packages.

### **Pin Configurations**

(TOP VIEW)







SOP-8 (Exposed Pad)

### Features

- Wide Operating Input Voltage Range : 4.75V to 24V
- Adjustable Output Voltage Range : 0.8V to 15V
- Output Current up to 5A
- 25µA Low Shutdown Current
- Internal Power MOSFET :  $70m\Omega$
- High Efficiency up to 95%
- 570kHz Fixed Switching Frequency
- Stable with Low ESR Output Ceramic Capacitors
- Thermal Shutdown Protection
- Cycle-By-Cycle Over Current Protection
- RoHS Compliant and Halogen Free

### **Applications**

- Distributed Power Systems
- Battery Charger
- DSL Modems
- Pre-regulator for Linear Regulators

### **Ordering Information**

RT8251 🗖 🗖



Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.



## **Marking Information**

RT8251GQW

GE=YM DNN GE= : Product Code YMDNN : Date Code RT8251GSP

RT8251 GSPYMDNN RT8251GSP : Product Number YMDNN : Date Code

## **Typical Application Circuit**







Figure 2. Typical Application Circuit for SOP-8 (Exposed Pad)

| Table 1. | Recommended      | Component | Selection  |
|----------|------------------|-----------|------------|
|          | 1.00001111011a0a | oomponom  | 0010011011 |

| Vout (V) | R1 (kΩ) | R2 (kΩ) | Rc (kΩ) | C <sub>C</sub> (nF) | L1 (µH) | Cουτ (μF) |
|----------|---------|---------|---------|---------------------|---------|-----------|
| 15       | 182     | 10      | 51      | 1                   | 22      | 44        |
| 10       | 115     | 10      | 43      | 1.2                 | 10      | 44        |
| 8        | 91      | 10      | 39      | 1.5                 | 10      | 44        |
| 5        | 52.3    | 10      | 30      | 1.5                 | 6.8     | 44        |
| 3.3      | 30.9    | 10      | 22      | 2.2                 | 4.7     | 44        |
| 2.5      | 21.5    | 10      | 16      | 2.2                 | 4.7     | 44        |
| 1.8      | 12.4    | 10      | 13      | 2.2                 | 2.2     | 44        |
| 1.2      | 4.99    | 10      | 13      | 2.2                 | 2.2     | 44        |

## **Functional Pin Description**

| Pin No.                |                        |          |                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|------------------------|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| WQFN-16L 3x3           | SOP-8<br>(Exposed Pad) | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 1, 2, 3, 15, 16        | 2                      | VIN      | Power Input. VIN supplies the power to the IC, as well as the step-down converter switches. Connect VIN with a 4.75V to 24V power source. Connect VIN to GND with a capacitor that the capacitance is large enough to eliminate noise on the input to the IC.                                                                                                                          |  |  |
| 4,<br>17 (Exposed Pad) | 4,<br>9 (Exposed Pad)  | GND      | Ground. This pin is the voltage reference for the regulated output voltage. For this reason, care must be taken in its layout. This node should be placed outside of the D1 to $C_{IN}$ ground path to prevent switching current spikes from inducing voltage noise into the part. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |  |  |
| 5                      | 5                      | FB       | Feedback Input. An external resistor divider from the output to GND, tapped to the FB pin, sets the output voltage.                                                                                                                                                                                                                                                                    |  |  |
| 6                      | 6                      | COMP     | Compensation Node. This node is the output of the transconductance error amplifier and the input to the current comparator. Frequency compensation is done at this node by connecting a series R-C to ground.                                                                                                                                                                          |  |  |
| 7                      | 7                      | EN       | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN higher than 1.4V to turn on the regulator, lower than 0.4V to turn it off. For automatic startup, leave EN unconnected.                                                                                                                                                                               |  |  |
| 8                      | 8                      | SS       | Soft-Start Control Input. SS controls the soft start period. Connect a capacitor ( $\geq$ 10nF) from SS to GND to set the soft-start period. A 10nF capacitor sets the Soft-Start period to 1ms.                                                                                                                                                                                       |  |  |
| 9                      | 1                      | BOOT     | Bootstrap. This capacitor $C_{BOOT}$ is needed to drive the power switch's gate above the supply voltage. It is connected between the SW and BS pins to form a floating supply across the power switch driver. The voltage across $C_{BOOT}$ is about 5V and is supplied by the internal +5V supply when the SW pin voltage is low.                                                    |  |  |
| 10, 11, 12, 13,<br>14  | 3                      | SW       | Power Switching Output. SW is the switching node that supplies<br>power to the output. Connect the output LC filter from SW to the<br>output load. Note that a capacitor is required from SW to BOOT<br>to power the high-side switch.                                                                                                                                                 |  |  |



## **Function Block Diagram**



### Absolute Maximum Ratings (Note 1)

| Supply Voltage, V <sub>IN</sub>                |                                                    |
|------------------------------------------------|----------------------------------------------------|
| Switching Voltage, V <sub>SW</sub>             | 0.3V to (V <sub>IN</sub> + 0.3V)                   |
| BOOT Voltage, V <sub>BOOT</sub>                | (V <sub>SW</sub> – 0.3V) to (V <sub>SW</sub> + 6V) |
| All Other Pins                                 | 0.3V to 6V                                         |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                                                    |
| WQFN-16L 3x3                                   | 1.471W                                             |
| SOP-8 (Exposed Pad)                            | 1.333W                                             |
| Package Thermal Resistance (Note 2)            |                                                    |
| WQFN-16L 3x3, θ <sub>JA</sub>                  | 68°C/W                                             |
| WQFN-16L 3x3, $\theta_{JC}$                    | 7.5°C/W                                            |
| SOP-8 (Exposed pad), $\theta_{JA}$             | 75°C/W                                             |
| SOP-8 (Exposed Pad), $\theta_{JC}$             | 15°C/W                                             |
| Junction Temperature                           | 150°C                                              |
| • Lead Temperature (Soldering, 10 sec.)        | 260°C                                              |
| Storage Temperature Range                      | –65°C to 150°C                                     |
| • ESD Susceptibility (Note 3)                  |                                                    |
| HBM (Human Body Model)                         | 2kV                                                |

## Recommended Operating Conditions (Note 4)

| Supply Voltage, V <sub>IN</sub> | 4.75V to 24V |
|---------------------------------|--------------|
| Enable Voltage, V <sub>EN</sub> | 0V to 5.5V   |
| Junction Temperature Range      |              |
| Ambient Temperature Range       |              |

### **Electrical Characteristics**

(V<sub>IN</sub> = 12V,  $T_A$  = 25°C unless otherwise specified)

| Paramet                    | er           | Symbol               | Test Conditions                            | Min   | Тур | Max   | Unit |  |
|----------------------------|--------------|----------------------|--------------------------------------------|-------|-----|-------|------|--|
| Feedback Reference Voltage |              | V <sub>FB</sub>      | $4.75V \leq V_{IN} \leq 24V$               | 0.784 | 0.8 | 0.816 | V    |  |
| High-Side Switch-On        | Resistance   | R <sub>DS(ON)1</sub> |                                            |       | 70  |       | mΩ   |  |
| Low-Side Switch-On         | Resistance   | R <sub>DS(ON)2</sub> |                                            |       | 15  |       | Ω    |  |
| High-Side Switch Lea       | akage        |                      | $V_{EN} = 0V, V_{SW} = 0V$                 |       |     | 10    | μA   |  |
| Current Limit              |              | I <sub>LIM</sub>     | Duty = 85%; V <sub>BOOT-SW</sub> = 4.8V    |       | 6.8 |       | А    |  |
| Current Sense Trans        | conductance  | Gcs                  | Output Current to V <sub>COMP</sub>        |       | 4.6 |       | A/V  |  |
| Error Amplifier Tansc      | onductance   | gm                   | $\Delta I_{C} = \pm 10 \mu A$              |       | 920 |       | μA/V |  |
| Oscillator Frequency       |              | f <sub>SW</sub>      |                                            | 420   | 570 | 720   | kHz  |  |
| Short Circuit Oscillati    | on Frequency |                      | $V_{FB} = 0V$                              |       | 185 |       | kHz  |  |
| Maximum Duty Cycle         | )            | D <sub>MAX</sub>     | V <sub>FB</sub> = 0.7V                     |       | 85  |       | %    |  |
| Minimum On-Time            |              | ton                  |                                            |       | 100 |       | ns   |  |
| UVLO Threshold Ris         | ing          |                      |                                            |       | 4.1 |       | V    |  |
| UVLO Threshold Hys         | steresis     |                      |                                            |       | 200 |       | mV   |  |
|                            | Logic Low    | VIL                  |                                            |       |     | 0.4   |      |  |
| EN Input Voltage           | Logic High   | VIH                  |                                            | 1.4   |     | 5.5   | V    |  |
| Enable Pull Up Curre       | nt           |                      | $V_{EN} = 0V$                              |       | 1   |       | μA   |  |
| Shutdown Current           |              | ISHDN                | $V_{EN} = 0V$                              |       | 25  |       | μA   |  |
| Quiescent Current          |              | l <sub>Q</sub>       | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V |       | 0.8 | 1     | mA   |  |
| Soft-Start Current         |              | ISS                  | $V_{SS} = 0V$                              |       | 10  |       | μA   |  |
| Soft-Start Period          |              |                      | C <sub>SS</sub> = 10nF                     |       | 1   |       | ms   |  |
| Thermal Shutdown           |              | T <sub>SD</sub>      |                                            |       | 150 |       | °C   |  |

Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}$ C on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.









Copyright ©2013 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

www.richtek.com

## **RT8251**





### **Application Information**

The RT8251 is an asynchronous high voltage buck converter that can support the input voltage range from 4.75V to 24V and the output current can be up to 5A.

#### **Output Voltage Setting**

The resistive divider allows the FB pin to sense the output voltage as shown in Figure 3.



Figure 3. Output Voltage Setting

The output voltage is set by an external resistive divider according to the following equation :

$$V_{OUT} = V_{FB} \left( 1 + \frac{R1}{R2} \right)$$

Where V<sub>FB</sub> is the feedback reference voltage (0.8V typ.).

#### **External Bootstrap Diode**

Connect a 100nF low ESR ceramic capacitor between the BOOT pin and SW pin. This capacitor provides the gate driver voltage for the high side MOSFET.

It is recommended to add an external bootstrap diode between an external 5V and the BOOT pin for efficiency improvement when input voltage is lower than 5.5V or duty cycle is higher than 65%. The bootstrap diode can be a low cost one such as 1N4148 or BAT54.

The external 5V can be a 5V fixed input from system or a 5V output of the RT8251.



Figure 4. External Bootstrap Diode

#### Soft-Start

The RT8251 contains an external soft-start clamp that gradually raises the output voltage. The soft-start timming can be set by the external capacitor between SS pin and GND. The chip provides a 10µA charge current for the external capacitor. If 10nF capacitor is used to set the soft-start time, its period will be 1ms (typ.).

#### **Chip Enable Operation**

The EN pin is the chip enable input. Pull the EN pin low (<0.4V) will shutdown the device. During shutdown mode, the RT8251 quiescent current drops to lower than  $25\mu$ A. Drive the EN pin to high (>1.4V, < 5.5V) will turn on the device again. If the EN pin is open, it will be pulled to high by internal circuit. For external timing control (e.g.RC), the EN pin can also be externally pulled to High by adding a100k $\Omega$  or greater resistor from the VIN pin (see Figure 5).

#### **Inductor Selection**

The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current  $\Delta I_{L}$  increases with higher V<sub>IN</sub> and decreases with higher inductance.

$$\Delta I_{L} = \left[\frac{V_{OUT}}{f \times L}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN}}\right]$$

Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve highest efficiency operation. However, it requires a large inductor to achieve this goal.

For the ripple current selection, the value of  $\Delta I_L = 0.24(I_{MAX})$ will be a reasonable starting point. The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that the ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation :

$$L = \left[\frac{V_{OUT}}{f \times \Delta I_{L}(MAX)}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN}(MAX)}\right]$$

The inductor 's current rating (caused a 40°C temperature rising from 25°C ambient) should be greater than the maximum load current and its saturation current should be greater than the short circuit peak current limit. Please see Table 2 for the inductor selection reference.

| Application Circuit   |          |               |  |  |  |  |  |
|-----------------------|----------|---------------|--|--|--|--|--|
| Component<br>Supplier | Series   | Dimensions (m |  |  |  |  |  |
| TDK                   | SLF10165 | 10.1x10.1x7   |  |  |  |  |  |

Table 2. Suggested Inductors for Typical

NR10050

VLF12060

(mm)

10x9.8x5

12x11.7x6

#### **Diode Selection**

TAIYO YUDEN

TDK

When the power switch turns off, the path for the current is through the diode connected between the switch output and ground. This forward biased diode must have a minimum voltage drop and recovery times. Schottky diode is recommended and it should be able to handle those current. The reverse voltage rating of the diode should be greater than the maximum input voltage, and current rating should be greater than the maximum load current. For more detail please refer to Table 4.

#### **C**IN and **C**OUT Selection

The input capacitance, C<sub>IN</sub>, is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The RMS current is given by :

 $I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$ 

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief.

Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

For the input capacitor, two 10µF low ESR ceramic capacitors are recommended. For the recommended capacitor, please refer to table 3 for more detail.

The selection of C<sub>OUT</sub> is determined by the required ESR to minimize voltage ripple.

Moreover, the amount of bulk capacitance is also a key for C<sub>OUT</sub> selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section.

The output ripple,  $\Delta V_{OUT}$ , is determined by :

$$\Delta V_{OUT} \le \Delta I_{L} \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$

The output ripple will be highest at the maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR value. However, it provides lower capacitance density than other types. Although Tantalum capacitors have the highest capacitance density, it is important to only use types that pass the surge test for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR. However, it can be used in cost-sensitive applications for ripple current rating and long term reliability considerations. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing.

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, V<sub>IN</sub>. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part.

#### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to  $\Delta I_{LOAD}$  (ESR) also begins to charge or discharge COUT generating a feedback error signal for the regulator



to return  $V_{OUT}$  to its steady-state value. During this recovery time,  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem.

#### **EMI** Consideration

Since parasitic inductance and capacitance effects in PCB circuitry would cause a spike voltage on the SW pin when high-side MOSFET is turned-on/off, this spike voltage on SW may impact on EMI performance in the system. In order to enhance EMI performance, there are two methods to suppress the spike voltage. One is to place an R-C

snubber between SW and GND and make them as close as possible to the SW pin (see Figure 5). Another method is to add a resistor in series with the bootstrap capacitor,  $C_{BOOT}$ . But this method will decrease the driving capability to the high-side MOSFET. It is strongly recommended to reserve the R-C snubber during PCB layout for EMI improvement. Moreover, reducing the SW trace area and keeping the main power in a small loop will be helpful on EMI performance. For detailed PCB layout guide, please refer to the section of Layout Consideration.



Figure 5. Reference Circuit with Snubber and Enable Timing Control

#### **Thermal Considerations**

For continuous operation, do not exceed the maximum operation junction temperature 125°C. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula :

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \left(\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}\right) / \theta_{\mathsf{JA}}$ 

Where  $T_{J(MAX)}$  is the maximum operation junction temperature,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT8251, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For PSOP-8 and WQFN packages, the thermal resistance  $\theta_{JA}$  are 75°C/W and 68°C/W on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated by following formula :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (75^{\circ}C/W) = 1.333W$  for PSOP-8

 $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})}$  = (125°C - 25°C) / (68°C/W) = 1.471W for WQFN

(min.copper area PCB layout)

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (49^{\circ}C/W) = 2.04W$  for PSOP-8 (70mm<sup>2</sup>copper area PCB layout)

The thermal resistance  $\theta_{JA}$  of SOP-8 (Exposed Pad) is determined by the package architecture design and the PCB layout design. However, the package architecture design had been designed. If possible, it's useful to increase thermal performance by the PCB layout copper design. The thermal resistance  $\theta_{JA}$  can be decreased by adding copper area under the exposed pad of SOP-8 (Exposed Pad) package.

As shown in Figure 6, the amount of copper area to which the SOP-8 (Exposed Pad) is mounted affects thermal performance. When mounted to the standard

Copyright ©2013 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

SOP-8 (Exposed Pad) pad (Figure 6a),  $\theta_{JA}$  is 75°C/W. Adding copper area of pad under the SOP-8 (Exposed Pad) (Figure 6.b) reduces the  $\theta_{JA}$  to 64°C/W. Even further, increasing the copper area of pad to 70mm<sup>2</sup> (Figure 6.e) reduces the  $\theta_{JA}$  to 49°C/W.

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . For RT8251 packages, the derating curves in Figure 7 and Figure 8 allow the designer to see the effect of rising ambient temperature on the maximum power dissipation allowed.



Figure 7. Derating Curves for PSOP-8 Package



Figure 8. Derating Curves for WQFN Package





(a) Copper Area = (2.3 x 2.3) mm<sup>2</sup>,  $\theta_{JA} = 75^{\circ}$ C/W



(b) Copper Area =  $10 \text{mm}^2$ ,  $\theta_{\text{JA}} = 64^{\circ}\text{C/W}$ 



(c) Copper Area =  $30 \text{mm}^2$ ,  $\theta_{\text{JA}} = 54^{\circ}\text{C/W}$ 



(d) Copper Area =  $50 \text{mm}^2$ ,  $\theta_{\text{JA}} = 51^{\circ}\text{C/W}$ 



(e) Copper Area =  $70 \text{mm}^2$ ,  $\theta_{\text{JA}} = 49^{\circ}\text{C/W}$ Figure 6. Themal Resistance vs. Copper Area Layout Design

12

#### Layout Consideration

Follow the PCB layout guidelines for optimal performance of the RT8251.

- Keep the traces of the main current paths as short and wide as possible.
- Put the input capacitor as close as possible to the device pins (VIN and GND).
- LX node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the LX node to prevent stray capacitive noise pickup.
- Connect feedback network behind the output capacitors. Keep the loop area small. Place the feedback components near the RT8251.
- Connect all analog grounds to a command node and then connect the command node to the power ground behind the output capacitors.
- Examples of PCB layout guide are shown in Figure 9 and Figure 10 for reference.



The feedback components must be connected as close to the device as possible.

Figure 9. PCB Layout Guide for WQFN Package







Table 3. Suggested Capacitors for C<sub>IN</sub> and C<sub>OUT</sub>

| Location         | Component Supplier | Part No.       | Capacitance (µF) | Case Size |
|------------------|--------------------|----------------|------------------|-----------|
| C <sub>IN</sub>  | MURATA             | GRM31ER61E226K | 22               | 1210      |
| CIN              | TDK                | C4535X5R1E226M | 22               | 1812      |
| CIN              | TAIYO YUDEN        | TMK325BJ226MM  | 22               | 1210      |
| C <sub>OUT</sub> | MURATA             | GRM32ER61C476M | 47               | 1210      |
| Cout             | MURATA             | GRM31CR60J476M | 47               | 1206      |
| C <sub>OUT</sub> | TDK                | C3216X5R0J476M | 47               | 1206      |
| C <sub>OUT</sub> | TAIYO YUDEN        | LMK316BJ476MM  | 47               | 1206      |

#### Table 4. Suggested Diode

| Component Supplier | Part No.   | V <sub>RRM</sub> (V) | I <sub>OUT</sub> (A) | Package |
|--------------------|------------|----------------------|----------------------|---------|
| DIODES             | B540C      | 40                   | 5                    | SMC     |
| ON                 | MBR S540T3 | 40                   | 5                    | SMC     |

## **Outline Dimension**



Note : The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Sumbol | Dimensions In Millimeters |       | Dimensions In Inches |       |
|--------|---------------------------|-------|----------------------|-------|
| Symbol | Min                       | Max   | Min                  | Max   |
| А      | 0.700                     | 0.800 | 0.028                | 0.031 |
| A1     | 0.000                     | 0.050 | 0.000                | 0.002 |
| A3     | 0.175                     | 0.250 | 0.007                | 0.010 |
| b      | 0.180                     | 0.300 | 0.007                | 0.012 |
| D      | 2.950                     | 3.050 | 0.116                | 0.120 |
| D2     | 1.300                     | 1.750 | 0.051                | 0.069 |
| E      | 2.950                     | 3.050 | 0.116                | 0.120 |
| E2     | 1.300                     | 1.750 | 0.051                | 0.069 |
| е      | 0.500                     |       | 0.0                  | )20   |
| L      | 0.350                     | 0.450 | 0.014                | 0.018 |

W-Type 16L QFN 3x3 Package





| Symbol   |   | Dimensions | n Millimeters | Dimension | s In Inches |
|----------|---|------------|---------------|-----------|-------------|
|          |   | Min        | Max           | Min       | Max         |
| А        |   | 4.801      | 5.004         | 0.189     | 0.197       |
| В        |   | 3.810      | 4.000         | 0.150     | 0.157       |
| С        |   | 1.346      | 1.753         | 0.053     | 0.069       |
| D        |   | 0.330      | 0.510         | 0.013     | 0.020       |
| F        |   | 1.194      | 1.346         | 0.047     | 0.053       |
| Н        |   | 0.170      | 0.254         | 0.007     | 0.010       |
| I        |   | 0.000      | 0.152         | 0.000     | 0.006       |
| J        |   | 5.791      | 6.200         | 0.228     | 0.244       |
| М        |   | 0.406      | 1.270         | 0.016     | 0.050       |
| Option 1 | Х | 2.000      | 2.300         | 0.079     | 0.091       |
| Option 1 | Y | 2.000      | 2.300         | 0.079     | 0.091       |
| Option 2 | Х | 2.100      | 2.500         | 0.083     | 0.098       |
| Option 2 | Y | 3.000      | 3.500         | 0.118     | 0.138       |

#### 8-Lead SOP (Exposed Pad) Plastic Package

#### **Richtek Technology Corporation**

5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.