## ENW89810K5CF

Bluetooth QD ID:B014433 (End Product Listing) FCC ID: T7VEBMU IC ID: 216QEBMU

## PAN1311-SPP

Infineon's BlueMoonUniversal Platform

# Wireless Modules

## User's Manual

Hardware Description Revision 1.1



## ENW89811xxxF

Bluetooth QD ID:B014433 (End Product Listing) FCC ID: T7VEBMU IC ID: 216QEBMU

## PAN1321-SPP

Intel's BlueMoonUniversal Platform

## Wireless Modules

## User's Manual

Hardware Description Revision 3.3



Edition 2011-11-16

Published by Panasonic Electronic Devices Europe GmbH Zeppelinstrasse 19 D-21337 Lüneburg, Germany © 2011 Panasonic Electronic Devices Europe GmbH All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Panasonic Electronic Devices Europe GmbH hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Panasonic Office in Germany or one of our Distributor or write an e-mail to wireless@eu.panasonic.com.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Panasonic Office.

Panasonic Electronic Devices may only be used in life-support devices or systems with the express written approval of Panasonic Devices, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

#### ENW89811xxxF - Intel's BlueMoon<sup>™</sup> Universal Platform

#### Revision History: 2011-11-16, Revision 3.3

| Previous | Version: 3.2                                                                                                                                                                                                                    |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Page     | Subjects (major changes since last revision)                                                                                                                                                                                    |
| Rev1.0   | Initial version                                                                                                                                                                                                                 |
| Rev2.0   | Due to better range with another ceramic antenna, we have updated module height from 1.8mm to 2.8mm. Changes made in <b>"Production Package" on Page 29</b><br>If you need smaller height, let us discuss your individual case. |
| Rev3.0   | Releasing this document and correct the ordering code to ENW89811xxxF, which is the 85°C version                                                                                                                                |
| Rev3.1   | Add the Chapter 9, Modified Figure 6 "Package Marking" on Page 29 and Figure 8 "Top View and Bottom View" on Page 30                                                                                                            |
| Rev3.2   | Fixed all pins for the product life time in Chapter 1.4. Added Table 2 "Firmware Releases as of 2011-11-16" on Page 13 and updated the Chapter 12.                                                                              |
| Rev3.3   | Updated the following: Chapter 12<br>Added the following: Chapter 4.3 "Apple® iPhone Support" on Page 16, Chapter 5 "Ordering<br>Information" on Page 17,                                                                       |

#### **Trademark Information:**

BlueMoon<sup>®</sup> is a trademark of Intel Mobile Communications GmbH.

IPhone<sup>®</sup>, iPad<sup>®</sup>, iPad<sup>®</sup> and Apple<sup>®</sup> are trademarks of Apple Inc.



**Table of Contents** 

## **Table of Contents**

|                                                                                                                       | Table of Contents                                                                                                                                                                                                                                                                                                                                                              | . 4                                                |
|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
|                                                                                                                       | List of Figures                                                                                                                                                                                                                                                                                                                                                                | . 6                                                |
|                                                                                                                       | List of Tables                                                                                                                                                                                                                                                                                                                                                                 | . 7                                                |
| <b>1</b><br>1.1                                                                                                       | General Device Overview                                                                                                                                                                                                                                                                                                                                                        | . 8                                                |
| 1.2<br>1.3<br>1.4                                                                                                     | Block Diagram       Pin Configuration LGA         Pin Description       Pin Description                                                                                                                                                                                                                                                                                        | . 9                                                |
| 1. <del>5</del><br>1.6                                                                                                | System Integration                                                                                                                                                                                                                                                                                                                                                             | 12                                                 |
| <b>2</b><br>2.1<br>2.2                                                                                                | Basic Operating Information         Power Supply         Clocking                                                                                                                                                                                                                                                                                                              | 14                                                 |
| <b>3</b><br>3.1<br>3.1.1<br>3.1.1.1                                                                                   | Interfaces                                                                                                                                                                                                                                                                                                                                                                     | 15<br>15                                           |
| <b>4</b><br>4.1<br>4.2                                                                                                | General Device Capabilities                                                                                                                                                                                                                                                                                                                                                    | 16<br>16                                           |
| 4.2.1<br>4.3<br>4.3.1                                                                                                 | Patch Support                                                                                                                                                                                                                                                                                                                                                                  | 16<br>16                                           |
| 5                                                                                                                     | Ordering Information                                                                                                                                                                                                                                                                                                                                                           | 17                                                 |
| <b>6</b><br>6.1<br>6.2<br>6.2.1<br>6.2.1.1<br>6.2.1.2<br>6.2.1.3<br>6.2.1.4<br>6.2.2<br>6.2.2.1<br>6.2.2.2<br>6.2.2.3 | Bluetooth Capabilities<br>Supported Features<br>PAN1321-SPP Specifics and Extensions<br>During Connection<br>Role Switch<br>Dynamic Polling Strategy<br>Adaptive Frequency Hopping (AFH)<br>Channel Quality Driven Data Rate Change (CQDDR)<br>RSSI and Output Power Control<br>Received Signal Strength Indication (RSSI)<br>Output Power Control<br>Ultra Low Transmit Power | 18<br>19<br>19<br>19<br>19<br>20<br>20<br>20<br>20 |
| <b>7</b><br>7.1<br>7.2<br>7.3<br>7.3.1                                                                                | Electrical Characteristics         Absolute Maximum Ratings         Operating Conditions         DC Characteristics         Pad Driver and Input Stages                                                                                                                                                                                                                        | 21<br>21<br>22                                     |
| 7.3.2<br>7.3.3<br>7.3.4<br>7.4                                                                                        | Pull-ups and Pull-downs       Protection Circuits         System Power Consumption       AC Characteristics                                                                                                                                                                                                                                                                    | 24<br>24<br>25                                     |

### PAN1321-SPP ENW89811xxxF

#### **Table of Contents**

| 8       Package Information       29         8.1       Package Marking       29         8.2       Production Package       29         8.2.1       Pin Mark       30         9       Important Application Information       31         9.1       Reference Design       31         9.2       FCC Class B Digital Devices Regulatory Notice       32         9.3       FCC Wireless Notice       32         9.4       FCC Interference Statement       33         9.5       FCC Identifier       33         9.6       European R&TTE Declaration of Conformity       33         9.7       Bluetooth Qualified Design ID       35         9.8       Industry Canada Certification       35         9.9       Label Design of the Host Product       35         9.10       Regulatory Test House       35         9.10       Regulatory Test House       36         10.1       General Description of the Module       36         10.2       Printed Circuit Board Design       36         10.4       Assembly       37         10.4.1       Component Placement       37         10.4.2       Pin Mark       37         10.5 | 7.5<br>7.5.1<br>7.5.1.1                                                                                      | RF Part    Characteristics RF Part      Bluetooth Related Specifications                                                                                                                                                                                                                                                           | 25                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 9.1       Reference Design       31         9.2       FCC Class B Digital Devices Regulatory Notice       32         9.3       FCC Wireless Notice       32         9.4       FCC Interference Statement       33         9.5       FCC Identifier       33         9.6       European R&TTE Declaration of Conformity       33         9.7       Bluetooth Qualified Design ID       35         9.8       Industry Canada Certification       35         9.9       Label Design of the Host Product       35         9.10       Regulatory Test House       35         9.10       Regulatory Test House       36         10.1       General Description of the Module       36         10.2       Printed Circuit Board Design       36         10.3       Solder Paste Printing       36         10.4       Assembly       37         10.4.1       Component Placement       37         10.4.2       Pin Mark       38         10.5       Soldering Profile       39         10.6       Rework       40         10.6.1       Removal Procedure       40         10.6.2.1       Alternative 1: Dispensing Solder       41 | 8.1<br>8.2                                                                                                   | Package Marking Production Package                                                                                                                                                                                                                                                                                                 | 29<br>29                                                             |
| 10.1       General Description of the Module       36         10.2       Printed Circuit Board Design       36         10.3       Solder Paste Printing       36         10.4       Assembly       37         10.4.1       Component Placement       37         10.4.2       Pin Mark       37         10.4.3       Package       38         10.5       Soldering Profile       39         10.6       Rework       40         10.6.1       Removal Procedure       40         10.6.2       Replacement Procedure       40         10.6.2.1       Alternative 1: Dispensing Solder       40         10.6.2.2       Alternative 2: Printing Solder       40         10.6.2.2       Alternative 2: Printing Solder       41         10.7       Inspection       41         10.8       Component Salvage       41         10.9       Voids in the Solder Joints       42         10.9.1       Expected Void Content and Reliability       42         10.9.2       Parameters with an Impact on Voiding       42         11       Terminology       44                                                                          | 9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>9.6<br>9.7<br>9.8<br>9.9                                                  | Reference Design         FCC Class B Digital Devices Regulatory Notice         FCC Wireless Notice         FCC Interference Statement         FCC Identifier         European R&TTE Declaration of Conformity         Bluetooth Qualified Design ID         Industry Canada Certification         Label Design of the Host Product | 31<br>32<br>33<br>33<br>33<br>35<br>35<br>35                         |
| 10.8Component Salvage4110.9Voids in the Solder Joints4210.9.1Expected Void Content and Reliability4210.9.2Parameters with an Impact on Voiding4211Terminology44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10.1<br>10.2<br>10.3<br>10.4<br>10.4.1<br>10.4.2<br>10.4.3<br>10.5<br>10.6<br>10.6.1<br>10.6.2.1<br>10.6.2.2 | General Description of the Module<br>Printed Circuit Board Design<br>Solder Paste Printing<br>Assembly<br>Component Placement<br>Pin Mark<br>Package<br>Soldering Profile<br>Rework<br>Removal Procedure<br>Replacement Procedure<br>Alternative 1: Dispensing Solder<br>Alternative 2: Printing Solder                            | 36<br>36<br>37<br>37<br>37<br>38<br>39<br>40<br>40<br>40<br>40<br>40 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10.8<br>10.9<br>10.9.1                                                                                       | Component Salvage         Voids in the Solder Joints         Expected Void Content and Reliability                                                                                                                                                                                                                                 | 41<br>42<br>42                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                              |                                                                                                                                                                                                                                                                                                                                    |                                                                      |

PAN1321-SPP ENW89811xxxF

**List of Figures** 

## List of Figures

| Figure 1  | Simplified Block Diagram of PAN1321-SPP                           | 9  |
|-----------|-------------------------------------------------------------------|----|
| Figure 2  | Pin Configuration for PAN1321-SPP in Top View (footprint)         | 9  |
| Figure 3  | Example of a Bluetooth System using eUniStone                     |    |
| Figure 4  | UART Interface                                                    |    |
| Figure 5  | Simplified Block Diagram, when using an Apple Authentication Chip |    |
| Figure 6  | Package Marking                                                   |    |
| Figure 7  | Production Package                                                |    |
| Figure 8  | Top View and Bottom View.                                         | 30 |
| Figure 9  | Reference Design Schematics                                       | 31 |
| Figure 10 | Equipment Label                                                   |    |
| Figure 11 | Declaration of Conformity                                         |    |
| Figure 12 | Pad Layout on the Module (top view)                               |    |
| Figure 13 | Pin Marking                                                       |    |
| Figure 14 | Tape on Reel                                                      |    |
| Figure 15 | Eutectic Lead-Solder Profile                                      |    |
| Figure 16 | Eutectic Leadfree-Solder Profile                                  | 39 |
| Figure 17 | Solder Printing                                                   | 41 |
| Figure 18 | X-ray Picture Showing Voids Conforming to IPC-A-610D              | 42 |

PAN1321-SPP ENW89811xxxF

#### List of Tables

## List of Tables

| Table 1  | Pin Description                            | 10 |
|----------|--------------------------------------------|----|
| Table 2  | Firmware Releases as of 2011-11-16.        |    |
| Table 3  | UART Baud Rates                            | 15 |
| Table 4  | Order Code as of 2011-11-16                | 17 |
| Table 5  | Absolute Maximum Ratings                   | 21 |
| Table 6  | Operating Conditions                       | 21 |
| Table 7  | Internal1 (1.5 V) Supplied Pins            | 22 |
| Table 8  | Internal2 (2.5 V) Supplied Pins            | 22 |
| Table 9  | VDDUART Supplied Pins                      | 22 |
| Table 10 | VDD1 Supplied Pins                         | 23 |
| Table 11 | ONOFF PIN                                  | 23 |
| Table 12 | Pull-up and Pull-down Currents             | 24 |
| Table 13 | Max. Load at the Different Supply Voltages | 25 |
| Table 14 | BDR - Transmitter Part                     | 25 |
| Table 15 | BDR -Receiver Part                         | 26 |
| Table 16 | EDR - Transmitter Part                     | 27 |
| Table 17 | EDR -Receiver Part                         | 27 |
| Table 18 | Antennas                                   | 32 |

PAN1321-SPP ENW89811xxxF

**General Device Overview** 

## 1 General Device Overview

1.1 Features

#### General

- Complete Bluetooth 2.0 + EDR solution
   Configurable for BT 1.2
- Ultra low power design in 0.13 μm CMOS
- Temperature range from -40°C to 85°C
- Integrates ARM7TDMI, RAM and patchable ROM
- On-module voltage regulators. External supply 2.9 4.1 V
- On-module EEPROM with configuration data
- Reference clock included
- Low power clock from internal oscillator or external low power clock (e.g. 32.768 kHz)
- · Dynamic low power mode switching

#### Interfaces

- AT command interface over UART, configurable from 9600 baud up to 3.25 MBaud
- · General purpose I/Os with interrupt capabilities. JTAG for boundary scan and debug

#### RF

- Transmit power typ. 2.5 dBm (default settings)
- Receiver sensitivity typ. -86 dBm
- · Integrated antenna switch, balun and antenna filter
- Integrated LNA with excellent blocking and intermodulation performance
- No external components except antenna
- · Digital demodulation for optimum sensitivity and co-/adjacent channel performance

#### Bluetooth

- Bluetooth V2.0 + EDR compliant
- SPP Device A and B support 1 ACL link with stream or command mode
- SPP Device A and B Visible while connected
- SPP Device A and B Visible/connectable when not connected
- SPP Device A and B Device Discovery capable after receiving OK on data transfer
- · Sniff mode is supported with above capabilities
- 5 trusted devices stored in EEPROM
- Testing
- Enable DUT
- Crystal calibration
- H4 with UART HW flow control (RTS/CTS)
- Security modes: Modes 1 and Mode 3
- Master-Slave role switch





PAN1321-SPP ENW89811xxxF

**General Device Overview** 

### 1.2 Block Diagram



## 1.3 Pin Configuration LGA



Figure 2 Pin Configuration for PAN1321-SPP in Top View (footprint)

**General Device Overview** 

## 1.4 Pin Description

All mentioned pins are fix for the product lifetime. Pins not listed below shall not be connected.

| Pin<br>No. | Symbol            | Input /<br>Output | Supply Voltage | During<br>Reset  | After<br>Reset   | Function                                          |
|------------|-------------------|-------------------|----------------|------------------|------------------|---------------------------------------------------|
| A2         | P1.6              |                   | Internal1      | Z                | Z                | Port 1.6                                          |
| A3         | RESET#            | AI                | Internal1      | Input            | Input            | Hardware Reset, active low                        |
| A8         | P1.5              | I/O/OD            | Internal1      | Input            | Input            | Port 1.5                                          |
| B1         | P1.7              | I/O/OD            | Internal1      | PD/ Input        | PD/ Input        | Port 1.7                                          |
| B2         | P1.8              | I/O/OD            | Internal1      | PD .             | PD .             | Port 1.8                                          |
| B3         | P1.0 /<br>TMS     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.0 or<br>JTAG interface                     |
| B4         | P1.4 /<br>RTCK    | I/O/OD            | Internal2      | Z                | Z                | Port 1.4 or<br>JTAG interface                     |
| B5         | ONOFF             | I                 |                | -                | -                | Connect to VDD1 and refer to chapter 12 item [2]. |
| B9         | SLEEPX            | I/O               | VDDUART        | PD               | Н                | Sleep indication signal                           |
| C2         | P0.9              | I/O/OD            | Internal2      | Z                | Z                | Port 0.9                                          |
| C3         | JTAG#             | I                 | Internal2      | PU               | PU               | Mode selection Port 1:<br>0: JTAG<br>1: Port      |
| C4         | TRST#             | I                 | Internal2      | PD               | PD               | JTAG interface                                    |
| D1         | P0.10             | I/O/OD            | Internal2      | Z                | Z                | Port 0.10                                         |
| D2         | P0.8              | I/O/OD            | Internal2      | PD               | PD               | Port 0.8                                          |
| D3         | P1.1 /<br>TCK     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.1 or<br>JTAG interface                     |
| D4         | P0.3              | I/O/OD            | VDD1           | Conf.<br>PD def. | Conf.<br>PD def. | Port 0.3                                          |
| D5         | P0.2              | I/O/OD            | VDD1           | Z                | Z                | Port 0.2                                          |
| E1         | P0.12 / SDA0      | I/O/OD            | Internal2      | PU               | PU               | I2C data signal                                   |
| E2         | P0.13 / SCL0      | I/O/OD            | Internal2      | PU               | PU               | I2C clock signal                                  |
| E3         | P1.3 /<br>TDO     | I/O/OD            | Internal2      | Z                | Z                | Port 1.3 or<br>JTAG interface                     |
| E4         | P0.0              | I/O/OD            | VDD1           | PD               | PD               | Port 0.0<br>LPM wakeup output                     |
| E5         | P0.1              | I/O/OD            | VDD1           | PD               | PD               | Port 0.1                                          |
| E6         | P0.5 /<br>UARTRXD | I/O/OD            | VDDUART        | Z                | Z                | Port 0.5 or<br>UART receive data                  |
| F2         | P1.2 /<br>TDI     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.2 or<br>JTAG interface                     |
| F3         | P0.11             | I/O/OD            | Internal2      | Z                | Z                | Port 0.11                                         |



#### **General Device Overview**

| Pin<br>No.                                                               | Symbol            | Input /<br>Output | Supply Voltage | During<br>Reset | After<br>Reset | Function                             |
|--------------------------------------------------------------------------|-------------------|-------------------|----------------|-----------------|----------------|--------------------------------------|
| F4                                                                       | P0.14             | I/O               | VDDUART        | Z               | Z              | Port 0.14<br>LPM wakup input         |
| F5                                                                       | P0.7 /<br>UARTCTS | I/O/OD            | VDDUART        | Z               | Z              | Port 0.7 or<br>UART CTS flow control |
| F7                                                                       | P0.4 /<br>UARTTXD | I/O/OD            | VDDUART        | PU              | PU             | Port 0.4 or<br>UART transmit data    |
| F8                                                                       | P0.6 /<br>UARTRTS | I/O/OD            | VDDUART        | PU              | PU             | Port 0.6 or<br>UART RTS flow control |
| A4,<br>A5,<br>A6                                                         | VSUPPLY           | SI                |                | -               | -              | Power supply                         |
| C1                                                                       | VREG              | SO                |                | -               | -              | Regulated Power supply               |
| F6                                                                       | VDDUART           | SI                |                | -               | -              | UART interface Power supply          |
| C5                                                                       | VDD1              | SI                |                | -               | -              | Power supply                         |
| A1,<br>A7,<br>A9,<br>C8,<br>C9,<br>D7,<br>D8,<br>E8,<br>E9,<br>F1,<br>F9 | VSS               |                   |                | -               | -              | Ground                               |

 F9
 Image: Second se

Descriptions of acronyms used in the pin list:

| Acronym | Description                          |
|---------|--------------------------------------|
| Ι       | Input                                |
| 0       | Output                               |
| OD      | Output with open drain capability    |
| Z       | Tristate                             |
| PU      | Pull-up                              |
| PD      | Pull-down                            |
| A       | Analog (e.g. Al means analog input)  |
| S       | Supply (e.g. SO means supply output) |

**General Device Overview** 

## 1.5 System Integration

PAN1321-SPP is optimized for a low bill of material (BOM) and a small PCB size. Figure 3 shows a typical application example.



Figure 3 Example of a Bluetooth System using eUniStone



#### PAN1321-SPP ENW89811xxxF

#### General Device Overview

The UART interface is used for communication between the host and PAN1321-SPP. The lines UARTTXD and UARTRXD are used for commands, events and data. The lines UARTRTS and UARTCTS are used for hardware flow control.

Low power mode control of PAN1321-SPP and the host can be implemented in by using the pins P0.14 and P0.0. P0.14 is used by the host to allow PAN1321-SPP to enter low power mode and P0.0 is used by PAN1321-SPP to wake-up the host when attention is required. Additionally, the host could hardware reset PAN1321-SPP using the RESET# pin.

Power is supplied to a single VSUPPLY input from which internal regulators can generate all required voltages. The UART and the GPIO's interfaces have separate supply voltages so that they can comply with host signaling.

#### 1.6 FW version

PAN1321-SPP is available in different firmware (FW) versions. Please check corresponding release documents for latest information in chapter **12** item **[1]**.

The identifier about the software version will be visible on the module, please refer to **Figure 6**, here it is the identifier SW.

There are actual 4 different firmware releases available in Table 2

| SW<br>(marking on<br>the module) | FW<br>(firmware<br>version) | Comment                                                                               |
|----------------------------------|-----------------------------|---------------------------------------------------------------------------------------|
| 07                               | 1.6                         | first standard release, free of charge                                                |
| 08                               | 1.8                         | second standard release, free of charge, should be used for new projects              |
| 20                               | 2.0                         | first iPhone release, special license fee is needed                                   |
| 21                               | 2.1                         | second iPhone release, special license fee is needed, should be used for new projects |

 Table 2
 Firmware Releases as of 2011-11-16



## 2 Basic Operating Information

### 2.1 Power Supply

PAN1321-SPP is supplied from a single supply voltage VSUPPLY. This supply voltage must always be present. The PAN1321-SPP chip is supplied from an internally generated 2.5 V supply voltage. This voltage can be accessed from the VREG pin. This voltage may not be used for supplying other components in the host system but can be used for referencing the host interfaces.

The GPIO's and the UART interface are supplied with dedicated, independent, reference levels via the VDD1 and VDDUART pins. All other digital I/O pins are supplied internally by either 2.5 V (Internal2) or 1.5 V (Internal1). Section 1.4 provides a mapping between pins and supply voltages.

The I/O power domains (VDD1 and VDDUART) are completely separated from the other power domains and can stay present also in low power modes.

#### 2.2 Clocking

PAN1321-SPP contains a crystal from which the internal 26 MHz system clock is generated. Also, the low power mode clock of 32 kHz is generated internally, which means that no external clock is needed.

## 3 Interfaces

## 3.1 UART Interface

The UART interface is the main communication interface between the host and PAN1321-SPP. The interface consists of four UART signals and two wake-up signals as shown in **Figure 4**.



Figure 4 UART Interface

## 3.1.1 UART

The UART (Universal Asynchronous Receiver and Transmitter) interface is compatible with standard UART H4 (4-wire). The lines UARTTXD and UARTRXD are used for commands, events and data. The lines UARTRTS and UARTCTS are used for hardware flow control. A separate supply voltage, VDDUART, makes it easy to connect the UART interface to any system.

#### 3.1.1.1 Baud Rates

The supported baud rates are listed in **Table 3** together with the small deviation error that results from the internal clock generation. The default baud rate is 115200 Baud.

| Table 3 | UART | Baud | Rates |
|---------|------|------|-------|
|         |      |      |       |

| Wanted Baud Rate | Real Baud Rate | Deviation Error (%) |
|------------------|----------------|---------------------|
| 9600             | 9615           | 0.16                |
| 19200            | 19230          | 0.16                |
| 38400            | 38461          | 0.16                |
| 57600            | 57522          | -0.14               |
| 115200           | 115044         | -0.14               |
| 230400           | 230088         | -0.14               |
| 460800           | 464285         | 0.76                |
| 921600           | 928571         | 0.76                |
| 1843200          | 1857142        | 0.76                |
| 3250000          | 3250000        | 0                   |

#### PAN1321-SPP ENW89811xxxF

#### **General Device Capabilities**

## 4 General Device Capabilities

This chapter describes features available in the PAN1321 (ENW89811xxxF) core.

Actual feature set and how to access the features can be found in the AT Command document [1]. Release specific performance characteristics, like data speed, is related in the SW Release Notes [1].

## 4.1 HCI+

The PAN1321 module can be programmed over UART with a specific application for RF test purposes, like TX continuous or TX burst mode. This test application is controlled over the UART through Infineon specific HCI commands. The commands supported by this test application are described in the document "T8753-2-Infineon\_Specific\_HCI\_Commands-7600.pdf".

## 4.2 Firmware ROM Patching

In any chip with complex firmware in ROM it is wise to support patching. The risk of project delay is significantly reduced when problems can be solved without hardware changes. Enhancements, adaptations and bug fixes can be handled very late during design-in, even after the PAN1321 has been soldered in the final product.

The well-proven patch concept used in PAN1321 is described below.

## 4.2.1 Patch Support

PAN1321-SPP contains dedicated hardware that makes it possible to apply patches to the code and data in the firmware ROM. The hardware is capable of replacing up to 32 blocks of 16 bytes each with new content. This area can be filled with any combination of code and data. The firmware patch is stored in EEPROM and automatically loaded after startup. This provides a flexible bugfix solution for the ROM part of the firmware.

## 4.3 Apple<sup>®</sup> iPhone Support

The PAN1311i and PAN1321i support Bluetooth Apple iPhone connectivity.

An Apple<sup>®</sup> authentication IC is required to exchange data with an Apple<sup>®</sup> Device or access an Apple<sup>®</sup> Device application. The Bluetooth SPP profile capable of recognizing the Apple<sup>®</sup> authentication chip, along with the Bluetooth stack is stored and runs on the PAN1311i/1321i.

Customers using the Apple<sup>®</sup> authentication IC must register as developer, to become an Apple<sup>®</sup> certified MFI member. License fees may apply, for additional information visit:

http://developer.apple.com/programs/which-program/index.html

Certified MFI developers receive technical specifications describing the iPod<sup>®</sup> Accessory protocol, the communication protocol used to interact with iPod<sup>®</sup>, iPhone<sup>®</sup> and iPad<sup>®</sup>. Developers also gain access to the ordering information of the hardware connectors and components that are required to manufacture iPod<sup>®</sup>, iPhone<sup>®</sup>, and iPad<sup>®</sup> accessories.



## 4.3.1 Apple<sup>®</sup> Authentication Chip

The below **Figure 5** will give a rough overview how the hardware concept looks like, in addition the init commands are shown to establish a link between PAN1311i/1321i and the Apple<sup>®</sup> Device.



## 5 Ordering Information

This chapter shows the different order codes for the PAN1321-SPP. In case, there is no specific software version mentioned in the order, we will always deliver the latest official software release, which is downwards compatible. Please refer also to Table 2 "Firmware Releases as of 2011-11-16" on Page 13.

| Order Code   | Description                                                                                                                   | MOQ <sup>1)</sup> |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|
| ENW89811K4CF | PAN1321-SPP Bluetoth 2.0 Module with integrated Antenna and a standard SPP software.                                          | 1500              |
| ENW89811A6KF | PAN1321-SPP Bluetoth 2.0 Module with integrated Antenna and a spezial SPP software, which supports Apples iPhone <sup>®</sup> | 1500              |

<sup>1)</sup> Abbreviation for Minimum Order Quantity (MOQ). The standard MOQ for mass production are 1500 pieces, fewer only on customer demand. Samples for evaluation can be delivered at any quantity.

#### **Bluetooth Capabilities**

## 6 Bluetooth Capabilities

## 6.1 Supported Features

- Bluetooth V2.0 + EDR compliant
- Enhanced Data Rate up to 3 Mbit/s
- Adaptive Frequency Hopping (AFH)
- All packet types
- Authentication, Pairing and Encryption
- SPP Device A and B support 1 ACL link with stream or command mode
- SPP Device A and B Visible while connected
- SPP Device A and B Visible/connectable when not connected
- SPP Device A and B Device Discovery capable after receiving OK on data transfer
- Sniff mode is supported with above capabilities
- 5 trusted devices stored in EEPROM
- Enable DUT
- Crystal calibration
- H4 with UART HW flow control (RTS/CTS)
- Security modes: Modes 1 and Mode 3
- Master-Slave role switch
- Quality of Service
- Channel Quality Driven Data Rate change
- Sniff, Hold
- Role Switch
- RSSI and Power Control
- Power class 2 and 3
- · Standard Bluetooth test mode, Active Tester Mode and RF Test Modes



**Bluetooth Capabilities** 

## 6.2 PAN1321-SPP Specifics and Extensions

#### 6.2.1 During Connection

#### 6.2.1.1 Role Switch

Only one role switch can be performed at a time. If a role switch request is pending, other role switch requests on the same or other links are rejected. If a role switch fails, PAN1321-SPP will automatically try again a maximum of three times. Encryption (if present) is stopped in the old piconet before a role switch is performed and re-enabled when the role switch has succeeded or failed.

### 6.2.1.2 Dynamic Polling Strategy

In addition to the regular polling scheme, PAN1321-SPP dynamically assigns unused slots to links where data is exchanged. This adapts very well to bursty traffic and improves throughput and latency on the links.

### 6.2.1.3 Adaptive Frequency Hopping (AFH)

PAN1321-SPP supports adaptive frequency hopping according to the Bluetooth 2.0 + EDR specification. AFH switch and channel classification are supported both as master and slave. Channel classification from the host is also supported.

A number of HCI+ commands and events are available to provide information about AFH operation. The commands Infineon\_Enable\_AFH\_Info\_Sending and Infineon\_Disable\_AFH\_Info\_Sending turn on and off the Infineon AFH Info events that provide detailed information about channel classification, channel maps, interferers, etc.

If enabled by the Infineon\_Enable\_Infineon\_Events command, the Infineon AFH Extraordinary RSSI event informs the host whenever extraordinary RSSI measurements in unused slots have been started. This is done when the number of known good channels has decreased below a critical limit and periodically after a defined time.

The Infineon\_Set\_AFH\_Measurement\_Period command can be used to configure the duration of the AFH measurement period.

#### 6.2.1.4 Channel Quality Driven Data Rate Change (CQDDR)

PAN1321-SPP supports channel quality driven data rate change according to the Bluetooth 2.0 + EDR specification. A device that receives an LMP\_preferred\_rate message is not required to follow all recommendations. PAN1321-SPP normally at least follows the recommendation whether to use forward error correction (FEC) or not. If possible, recommendations about packet size and modulation scheme will be taken into account. When PAN1321-SPP sends an LMP\_preferred\_rate to another device the proposal always includes preferences for all parameters.

The HCI+ commands Infineon\_Enable\_CQDDR\_Info\_Sending and Infineon\_Disable\_CQDDR\_Info\_Sending turn on and off sending of the Infineon CQDDR Info event. This event provides information to the host every time a new CQDDR proposal is sent to a remote device.



#### 6.2.2 RSSI and Output Power Control

### 6.2.2.1 Received Signal Strength Indication (RSSI)

PAN1321-SPP supports received signal strength measurements and uses LMP signaling to keep the output power of a remote device within the golden receive power range. The range is set with the BD\_DATA parameters RSSI\_Min and RSSI\_Max.

### 6.2.2.2 Output Power Control

PAN1321-SPP supports power control according to the Bluetooth 2.0+EDR specification.

- The output power can be controlled in up to 4 configurable steps. PAN1321-SPP can work as a class 2 or 3 device, depending on the settings.
- Fine tuning can be used on the power steps.
- A default sub-state power step can be set

The power step configuration is set through BD\_DATA parameters.

The Inquiry output power can be programmed with the Write Inquiry Transmit Power Level command introduced in the 2.0 Bluetooth Core specification.

#### 6.2.2.3 Ultra Low Transmit Power

For high security devices the output power can be reduced to a value that reduces the communication range to a few inches. This mode is enabled with the HCI+ command Infineon\_TX\_Power\_Config.



## 7.1 Absolute Maximum Ratings

#### Table 5 Absolute Maximum Ratings

| Parameter              | Symbol |      | Va   | alues       | Unit | Note / Test Condition                  |  |
|------------------------|--------|------|------|-------------|------|----------------------------------------|--|
|                        |        | Min. | Тур. | Max.        |      |                                        |  |
| Storage temperature    |        | -40  | _    | 125         | °C   | -                                      |  |
| VSUPPLY supply voltage |        | -0.3 | _    | 6.0         | V    | -                                      |  |
| VDDUART supply voltage |        | -0.9 | _    | 4.0         | V    | -                                      |  |
| VDD1 supply voltage    |        | -0.9 | _    | 4.0         | V    | -                                      |  |
| VREG                   |        | -0.3 | _    | 4.0         | V    | VSUPPLY > 4 V                          |  |
| VREG                   |        | -0.3 | _    | VSUPPLY     | V    | VSUPPLY < 4 V                          |  |
| ONOFF                  |        | -0.3 | _    | VSUPPLY+0.3 | V    |                                        |  |
| Input voltage range    |        | -0.9 | _    | 4.0         | V    | -                                      |  |
| Output voltage range   |        | -0.9 | _    | 4.0         | V    | -9                                     |  |
| ESD                    |        | -    | -    | 1.0         | kV   | According to MIL-STD883D method 3015.7 |  |

Note: Stresses above those listed here are likely to cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Maximum ratings are not operating conditions.

## 7.2 Operating Conditions

#### Table 6 Operating Conditions

| Parameter                     | Symbol |      | Values | 6    | Unit | Note / Test Condition |
|-------------------------------|--------|------|--------|------|------|-----------------------|
|                               |        | Min. | Тур.   | Max. |      |                       |
| Operating temperature         |        | -40  | -      | 85   | °C   | -                     |
| Main supply voltage (Vsupply) |        | 2.9  | -      | 4.1  | V    | -                     |
| VDDUART                       |        | 1.35 | -      | 3.6  | V    | -                     |
| VDD1                          |        | 1.35 | -      | 3.6  | V    | -                     |



### 7.3 DC Characteristics

#### 7.3.1 Pad Driver and Input Stages

For more information, see Chapter 1.4.

#### Table 7 Internal1 (1.5 V) Supplied Pins

| Parameter                     | Symbol |      | Value | s    | Unit | Note / Test Condition             |
|-------------------------------|--------|------|-------|------|------|-----------------------------------|
|                               |        | Min. | Тур.  | Max. |      |                                   |
| Input low voltage             |        | -0.3 | _     | 0.27 | V    | -                                 |
| Input high voltage            |        | 1.15 | _     | 3.6  | V    | -                                 |
| Output low voltage            |        | -    | _     | 0.25 | V    | IOL = 1 mA                        |
| Output high voltage           |        | 1.1  | _     | _    | V    | IOH = -1 mA                       |
| Continuous Load <sup>1)</sup> |        | -    | _     | 1    | mA   | -                                 |
| Pin Capacitance               |        | -    | _     | 10   | pF   | -                                 |
| Magnitude Pin Leakage         |        | -    | 0.01  | 1    | μA   | Input and output drivers disabled |

1) The totaled continuous load for all Internal1 supplied pins shall not exceed 2mA at the same time

#### Table 8 Internal2 (2.5 V) Supplied Pins

| Parameter                     | Symbol |      | Value | s    | Unit | Note / Test Condition             |
|-------------------------------|--------|------|-------|------|------|-----------------------------------|
|                               |        | Min. | Тур.  | Max. | 1    |                                   |
| Input low voltage             |        | -0.3 | -     | 0.45 | V    | -                                 |
| Input high voltage            |        | 1.93 | -     | 2.8  | V    | P0.10                             |
| Input high voltage            |        | 1.93 | -     | 3.6  | V    | Other pins                        |
| Output low voltage            |        | -    | -     | 0.25 | V    | IOL = 5 mA                        |
| Output low voltage            |        | -    | _     | 0.15 | V    | IOL = 2 mA                        |
| Output high voltage           |        | 2.0  | -     | -    | V    | IOH = -5 mA                       |
| Output high voltage           |        | 2.1  | -     | -    | V    | IOH = -2 mA                       |
| Continuous Load <sup>1)</sup> |        | -    | _     | 5    | mA   | -                                 |
| Pin Capacitance               |        | -    | -     | 10   | pF   | -                                 |
| Magnitude Pin Leakage         |        | -    | 0.01  | 1    | μA   | Input and output drivers disabled |

1) The totaled continuous load for all Internal2 supplied pins shall not exceed 35 mA at the same time

#### Table 9VDDUART Supplied Pins

| Parameter          | Symbol |             | Values | Unit        | Note / Test Condition |              |
|--------------------|--------|-------------|--------|-------------|-----------------------|--------------|
|                    |        | Min.        | Тур.   | Max.        |                       |              |
| Input low voltage  |        | -0.3        | _      | 0.2*VDDUART | V                     | -            |
| Input high voltage |        | 0.7*VDDUART | _      | VDDUART+0.3 | V                     | P0.5/UARTRXD |
| Input high voltage |        | 0.7*VDDUART | -      | 3.6         | V                     | Other pins   |



| Parameter                     | Symbol |                  | Value | S    | Unit | Note / Test Condition             |
|-------------------------------|--------|------------------|-------|------|------|-----------------------------------|
|                               |        | Min.             | Тур.  | Max. |      |                                   |
| Output low voltage            |        | -                | -     | 0.25 | V    | IOL = 5 mA<br>VDDUART = 2.5 V     |
| Output low voltage            |        | -                | -     | 0.15 | V    | IOL = 2 mA<br>VDDUART = 2.5 V     |
| Output high voltage           |        | VDDUART<br>-0.25 | -     | -    | V    | IOH = -5 mA<br>VDDUART = 2.5 V    |
| Output high voltage           |        | VDDUART<br>-0.15 | -     | -    | V    | IOH = -2 mA<br>VDDUART = 2.5 V    |
| Continuous Load <sup>1)</sup> |        | -                | -     | 5    | mA   | -                                 |
| Pin Capacitance               |        | -                | -     | 10   | pF   | -                                 |
| Magnitude Pin Leakage         |        | -                | 0.01  | 1    | μA   | Input and output drivers disabled |

#### Table 9VDDUART Supplied Pins (cont'd)

1) The totaled continuous load for all VDDUART supplied pins shall not exceed 35 mA at the same time

| Parameter                     | Symbol |               | Value | S        | Unit | Note / Test Condition             |
|-------------------------------|--------|---------------|-------|----------|------|-----------------------------------|
|                               |        | Min.          | Тур.  | Max.     |      |                                   |
| Input low voltage             |        | -0.3          | -     | 0.2*VDD1 | V    | -                                 |
| Input high voltage            |        | 0.7*VDD1      | -     | 3.6      | V    | -                                 |
| Output low voltage            |        | -             | -     | 0.25     | V    | IOL = 5 mA<br>VDD1 = 2.5 V        |
| Output low voltage            |        | _             | -     | 0.15     | V    | IOL = 2 mA<br>VDD1 = 2.5 V        |
| Output high voltage           |        | VDD1<br>-0.25 | _     | -        | V    | IOH = -5 mA<br>VDD1 = 2.5 V       |
| Output high voltage           |        | VDD1<br>-0.15 | -     | -        | V    | IOH = -2 mA<br>VDD1 = 2.5 V       |
| Continuous Load <sup>1)</sup> |        | -             | -     | 5        | mA   | -                                 |
| Pin Capacitance               |        | -             | -     | 10       | pF   | -                                 |
| Magnitude Pin Leakage         |        | -             | 0.01  | 1        | μA   | Input and output drivers disabled |

#### Table 10 VDD1 Supplied Pins

1) The totaled continuous load for all VDD1 supplied pins shall not exceed 35 mA at the same time

#### Table 11 ONOFF PIN

| Parameter          | Symbol | Values |      |         | Unit | Note / Test Condition |  |
|--------------------|--------|--------|------|---------|------|-----------------------|--|
|                    |        | Min.   | Тур. | Max.    |      |                       |  |
| Input low voltage  |        | -      | -    | 0.7     | V    | -                     |  |
| Input high voltage |        | 1.7    | -    | VSUPPLY | V    | -                     |  |
| Input current      |        | -1     | 0.01 | 1       | μA   | ONOFF = 0 V           |  |

**Electrical Characteristics** 

### 7.3.2 Pull-ups and Pull-downs

#### Table 12 Pull-up and Pull-down Currents

| Pin                                                                              | Pu   | Pull Up Current |      |      | ll Down ( | Current | Unit | Conditions                                                                                                                                                                                  |
|----------------------------------------------------------------------------------|------|-----------------|------|------|-----------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                  | Min. | Тур.            | Max. | Min. | Тур.      | Max.    |      |                                                                                                                                                                                             |
| P0.12<br>P0.13                                                                   | 260  | 740             | 1300 | N/A  | N/A       | N/A     | μA   | Pull-up current measured with                                                                                                                                                               |
| P0.0<br>P0.1<br>P0.2<br>P0.3                                                     | 22   | 130             | 350  | 23   | 150       | 380     | μΑ   | pin voltage = 0 V<br>Pull-down current<br>measured with                                                                                                                                     |
| P0.4<br>P0.5<br>P0.6<br>P0.7<br>P0.10<br>P0.8<br>P0.9<br>P0.11<br>P0.14<br>P0.15 | 4.2  | 24              | 68   | 3.0  | 20        | 55      | μΑ   | <ul> <li>pin voltage =<br/>supply voltage</li> <li>Min measured at 125°C<br/>with supply = 1.35 V</li> <li>Typ. measured at 27°C<br/>with supply = 2.5V</li> <li>Max measured at</li> </ul> |
| P1.0<br>P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5<br>P1.6<br>P1.7<br>P1.8             | 1.1  | 6.0             | 17   | 0.75 | 5.0       | 14      | μΑ   | -40°C with<br>supply = 3.63 V                                                                                                                                                               |

## 7.3.3 Protection Circuits

All pins have an inverse protection diode against VSS. P0.10 has an inverse diode against Internal2. P0.5/UARTRXD has an inverse diode against VDDUART. All other pins have no diode against their supply.



#### 7.3.4 System Power Consumption

#### Table 13 Max. Load at the Different Supply Voltages

| Parameter | Symbol | Values         |   | Unit | Note / Test Condition |              |
|-----------|--------|----------------|---|------|-----------------------|--------------|
|           |        | Min. Typ. Max. |   |      |                       |              |
| Vsupply   |        | -              | _ | 100  | mA                    | Peak current |

Note: I/O currents are not included since they depend mainly on external loads.

#### 7.4 AC Characteristics

### 7.5 RF Part

#### 7.5.1 Characteristics RF Part

The characteristics involve the spread of values to be within the specific temperature range. Typical characteristics are the median of the production.

All values refers to Infineon reference design. All values will be updated after verification/Characterisation.

#### 7.5.1.1 Bluetooth Related Specifications

| Parameter                                          | Symbol |      | Value  | s      | Unit | Note / Test Condition                                   |  |
|----------------------------------------------------|--------|------|--------|--------|------|---------------------------------------------------------|--|
|                                                    |        | Min. | Тур.   | Max.   |      |                                                         |  |
| Output power (high gain)                           |        | 0.5  | 2.5    | 4.5    | dBm  | Default settings                                        |  |
| Output power (highest gain)                        |        | -    | 4.5    | _      | dBm  | Maximum settings                                        |  |
| Power control step size                            |        | 4    | 6      | 8      | dB   | -                                                       |  |
| Frequency range fL                                 |        | 2400 | 2401.3 | _      | MHz  | -                                                       |  |
| Frequency range fH                                 |        | -    | 2480.7 | 2483.5 | MHz  | -                                                       |  |
| 20 dB bandwidth                                    |        | _    | 0.930  | 1      | MHz  | -                                                       |  |
| 2nd adjacent channel power                         |        | _    | -40    | -20    | dBm  | -                                                       |  |
| 3rd adjacent channel power                         |        | _    | -60    | -40    | dBm  | -                                                       |  |
| >3rd adjacent channel power                        |        | -    | -64    | -40    | dBm  | Max. 2 of 3 exceptions @<br>52 MHz offset might be used |  |
| Average modulation deviation for 00001111 sequence |        | 140  | 156    | 175    | kHz  | -                                                       |  |
| Minimum modulation deviation for 01010101 sequence |        | 115  | 145    | -      | kHz  | -                                                       |  |
| Ratio Deviation 01010101 /<br>Deviation 00001111   |        | 0.8  | 1      | -      |      | -                                                       |  |
| Initial carrier frequency<br>tolerance  foffset    |        | -    | -      | 75     | kHz  | -                                                       |  |

#### Table 14 BDR - Transmitter Part



#### Table 14BDR - Transmitter Part (cont'd)

| Parameter                                                | Symbol |      | Values |      | Unit      | Note / Test Condition |
|----------------------------------------------------------|--------|------|--------|------|-----------|-----------------------|
|                                                          |        | Min. | Тур.   | Max. |           |                       |
| Carrier frequency drift<br>(one slot)  fdrift            |        | -    | 10     | 25   | kHz       | -                     |
| Carrier frequency drift<br>(three slots)  fdrift         |        | -    | 10     | 40   | kHz       | -                     |
| Carrier frequency drift<br>(five slots)  fdrift          |        | -    | 10     | 40   | kHz       | -                     |
| Carrier frequency driftrate<br>(one slot)  fdriftrate    |        | -    | 5      | 20   | kHz/50 ms | -                     |
| Carrier frequency driftrate<br>(three slots)  fdriftrate |        | -    | 5      | 20   | kHz/50 ms | -                     |
| Carrier frequency driftrate<br>(five slots)  fdriftrate  |        | -    | 5      | 20   | kHz/50 ms | -                     |

#### Table 15BDR -Receiver Part

| Parameter                                                        | Symbol |      | Value | s    | Unit | Note / Test Condition                                      |  |
|------------------------------------------------------------------|--------|------|-------|------|------|------------------------------------------------------------|--|
|                                                                  |        | Min. | Тур.  | Max. |      |                                                            |  |
| Sensitivity                                                      |        | -    | -86   | -81  | dBm  | Ideal wanted signal                                        |  |
| C/I-performance:<br>-4th adjacent channel                        |        | -    | -51   | -40  | dB   | -                                                          |  |
| C/I-performance:<br>-3rd adjacent channel<br>(1st adj. of image) |        | -    | -46   | -20  | dB   | -                                                          |  |
| C/I-performance:<br>-2nd adjacent channel (image)                |        | -    | -35   | -9   | dB   | -                                                          |  |
| C/I-performance:<br>-1st adjacent channel                        |        | -    | -4    | 0    | dB   | -                                                          |  |
| C/I-performance: co. channel                                     |        | -    | 9     | 11   | dB   | -                                                          |  |
| C/I-performance:<br>+1st adjacent channel                        |        | -    | -4    | 0    | dB   | -                                                          |  |
| C/I-performance:<br>+2nd adjacent channel                        |        | -    | -40   | -30  | dB   | -                                                          |  |
| C/I-performance:<br>+3rd adjacent channel                        |        | -    | -50   | -40  | dB   | -                                                          |  |
| Blocking performance<br>30 MHz - 2 GHz                           |        | 10   | -     | -    | dBm  | Some spurious responses, but according to BT-specification |  |
| Blocking performance<br>2 GHz - 2.4 GHz                          |        | -27  | -     | -    | dBm  | -                                                          |  |
| Blocking performance<br>2.5 GHz - 3 GHz                          |        | -27  | -     | -    | dBm  | -                                                          |  |
| Blocking performance<br>3 GHz - 12.75 GHz                        |        | 10   | -     | -    | dBm  | Some spurious responses, but according to BT-specification |  |



#### Table 15BDR -Receiver Part (cont'd)

| Parameter                   | Symbol | Values |      | ues Unit |     | Note / Test Condition               |  |
|-----------------------------|--------|--------|------|----------|-----|-------------------------------------|--|
|                             |        | Min.   | Тур. | Max.     |     |                                     |  |
| Intermodulation performance |        | -39    | -34  | -        | dBm | Valid for all intermodulation tests |  |
| Maximum input level         |        | -20    | -    | -        | dBm | -                                   |  |

#### Table 16 EDR - Transmitter Part

| Parameter                                           | Symbol |      | Value | 5    | Unit | Note / Test Condition                |  |
|-----------------------------------------------------|--------|------|-------|------|------|--------------------------------------|--|
|                                                     |        | Min. | Тур.  | Max. |      |                                      |  |
| Output power (high gain)                            |        | -2.5 | -     | 2    | dBm  |                                      |  |
| Relative transmit power:<br>PxPSK - PGFSK           |        | -4   | -0.6  | 1    | dB   |                                      |  |
| Carrier frequency stability  ωi                     |        | _    | -     | 75   | kHz  | -                                    |  |
| Carrier frequency stability $ \omega i + \omega 0 $ |        | _    | _     | 75   | kHz  | _                                    |  |
| Carrier frequency stability  ω0                     |        | _    | 2     | 10   | kHz  | -                                    |  |
| DPSK - RMS DEVM                                     |        | _    | 10    | 20   | %    | -                                    |  |
| 8DPSK - RMS DEVM                                    |        | _    | 10    | 13   | %    | -                                    |  |
| DPSK - Peak DEVM                                    |        | _    | 20    | 35   | %    | -                                    |  |
| 8DPSK - Peak DEVM                                   |        | _    | 20    | 25   | %    | -                                    |  |
| DPSK - 99% DEVM                                     |        | _    | -     | 30   | %    | -                                    |  |
| 8DPSK - 99% DEVM                                    |        | _    | -     | 20   | %    | -                                    |  |
| Differential phase encoding                         |        | 99   | 100   | -    | %    | -                                    |  |
| 1st adjacent channel power                          |        | _    | -40   | -26  | dBc  | -                                    |  |
| 2nd adjacent channel power                          |        | -    | -     | -20  | dBm  | Carrier power measured at basic rate |  |
| 3rd adjacent channel power                          |        | -    | -     | -40  | dBm  | Carrier power measured at basic rate |  |

#### Table 17 EDR -Receiver Part

| Parameter                                                             | Symbol | Values |      |      | Unit | Note / Test Condition |  |
|-----------------------------------------------------------------------|--------|--------|------|------|------|-----------------------|--|
|                                                                       |        | Min.   | Тур. | Max. |      |                       |  |
| DQPSK-Sensitivity                                                     |        | -      | -88  | -83  | dBm  | Ideal wanted signal   |  |
| 8DPSK-Sensitivityl                                                    |        | -      | -83  | -77  | dBm  | Ideal wanted signal   |  |
| DQPSK - BER Floor Sensitivity                                         |        | -      | -84  | -60  | dBm  | -                     |  |
| 8DPSK - BER Floor Sensitivity                                         |        | -      | -79  | -60  | dBm  | -                     |  |
| DQPSK - C/I-performance:<br>-4th adjacent channel                     |        | -      | -53  | -40  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>-3rd adjacent channel (1st adj. of image) |        | -      | -47  | -20  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>-2nd adjacent channel (image)             |        | -      | -31  | -7   | dB   | -                     |  |



#### Table 17EDR -Receiver Part (cont'd)

| Parameter                                                             | Symbol |     | Value | es   | Unit | Note / Test Condition |  |
|-----------------------------------------------------------------------|--------|-----|-------|------|------|-----------------------|--|
|                                                                       |        |     | Тур.  | Max. |      |                       |  |
| DQPSK - C/I-performance:<br>-1st adjacent channel                     |        | -   | -7    | 0    | dB   | -                     |  |
| DQPSK - C/I-performance:<br>co. channel                               |        | -   | 11    | 13   | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+1st adjacent channel                     |        | -   | -9    | 0    | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+2nd adjacent channel                     |        | -   | -44   | -30  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+3rd adjacent channel                     |        | -   | -50   | -40  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-4th adjacent channel                     |        | -   | -48   | -33  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-3rd adjacent channel (1st adj. of image) |        | -   | -44   | -13  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-2nd adjacent channel (image)             |        | -   | -25   | 0    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-1st adjacent channel                     |        | -   | -5    | 5    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>co. channel                               |        | -   | 17    | 21   | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+1st adjacent channel                     |        | -   | -5    | 5    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+2nd adjacent channel                     |        | -   | -36   | -25  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+3rd adjacent channel                     |        | -   | -46   | -33  | dB   | -                     |  |
| Maximum input level                                                   |        | -20 | -     | -    | dBm  | -                     |  |



## 8 Package Information

### 8.1 Package Marking

Please refer to "Ordering Information" on Page 17



Figure 6 Package Marking

## 8.2 **Production Package**



#### Figure 7 Production Package

All dimensions are in mm.

Tolerances on all outer dimensions, height, width and length, are +/- 0.2 mm.



PAN1321-SPP ENW89811xxxF

Package Information

#### 8.2.1 Pin Mark

Pin 1 (A1) is marked on bottom footprint and on the top of the shield on the module according to **Figure 8**. Diameter of pin 1 mark on the shield is 0.15 mm.



Figure 8 Top View and Bottom View

### PAN1321-SPP ENW89811xxxF

Important Application Information

## 9 Important Application Information

## 9.1 Reference Design



Figure 9 Reference Design Schematics

### PAN1321-SPP ENW89811xxxF

#### **Important Application Information**

ENW89811xxxF is intended to be installed inside end user equipment. ENW89811xxxF is Bluetoooth-qualified and also FCC-certified and Industry Canada approved, and conforms to R&TTE (European) requirements and directives with the reference design described in **Figure 9**. FCC certification is valid together with the following antennas, having in mind, that this module has the Johansson antenna included:

| Manufacturer              | Model            | Туре                                 | Peak antenna gain | Impedance |
|---------------------------|------------------|--------------------------------------|-------------------|-----------|
| GigAnt                    | Titanis          | Swivel                               | 4 dBi             | 50 ohm    |
| Tyco Electronics          | P/N 1513151-1    | Module                               | 4 dBi             | 50 ohm    |
| Murata                    | LDA312G7313F-237 | Ceramic chip                         | 0 dBi             | 50 ohm    |
| Infineon reference design |                  | Printed inverted F Antenna<br>(PIFA) | 4 dBi             | 50 ohm    |
| Johansson                 | 2450AT43A100     | Ceramic chip antenna                 | 2 dBi             | 50 ohm    |
| Inwave                    | BST-2450         | Dipole antenna                       | 2 dBi             | 50 ohm    |

#### Table 18 Antennas

When using any of the above antennas, installed in the appropriate manner, it is possible to re-use the approvals for the end-product. It is, however, required to have a written consent from Infineon Technologies AG to re-use the regulatory approvals for the FCC, Canada and Europe.

Manufacturers of mobile, fixed or portable devices incorporating this device are advised to clarify any regulatory questions and to have their complete product tested and approved for compliance (FCC or other when applicable). When using other antennas, a "class II permissive change" is required for FCC approval. The normal procedure is to first provide a technical test report showing that 4 dBi is not exceeded and to continue working with a regulatory test house to finalize the approval for a new antenna implementation.

There are no parts in ENW89811xxxF that can be modified by the user except modifications of the device BD data and loading of SW patches. Any changes or modifications made to this device that are not expressly approved by Infineon, may void the user's authority to operate the equipment.

## 9.2 FCC Class B Digital Devices Regulatory Notice

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by 1 or more of the following measures:

- Reorient or relocate the antenna
- Increase the separation between the equipment and receiver
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected
- Consult the dealer or an experienced radio or television technician for help

## 9.3 FCC Wireless Notice

This product emits radio frequency energy, but the radiated output power of this device is far below the FCC radio frequency exposure limits. Nevertheless, the device should be used in such a manner that the potential for human contact with the antenna during normal operation is minimized.

To meet the FCC's RF exposure rules and regulations:

• The system antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

### PAN1321-SPP ENW89811xxxF

#### Important Application Information

- The system antenna used for this module must not exceed 4 dBi.
- Users and installers must be provided with antenna installation instructions and transmitter operating conditions for satisfying RF exposure compliance.

Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and to have their complete product tested and approved for FCC compliance.

## 9.4 FCC Interference Statement

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- 1. This device may not cause harmful interference
- 2. This device must accept any interference received, including interference that may cause undesired operation.

### **9.5 FCC Identifier** FCC ID: T7VEBMU

### 9.6 European R&TTE Declaration of Conformity

Hereby, Panasonic Electronic Devices Europe GmbH, declares that the Bluetooth module ENW89811xxxF is in compliance with the essential requirements and other relevant provisions of Directive 1999/5/EC.

As a result of the conformity assessment procedure described in Annex III of the Directive 1999/5/EC, the endcustomer equipment should be labelled as follows:

## CE

#### Figure 10 Equipment Label

PAN1321 in the specified reference design can be used in the following countries:

Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway.



**Important Application Information** 

## Declaration of Conformity (DoC) 1999/5/EC

We, Panasonic Electronic Devices Europe GmbH

High Frequency Products Business Group

Zeppelinstrasse 19, 21337 Lueneburg, Germany

declare under our sole responsibility that the product:

| Type of equipment: | Bluetooth 2.0+EDR Module    |
|--------------------|-----------------------------|
| Brand name:        | PAN1321 / PAN1311           |
| Model name:        | ENW89811K4CF / ENW89810K5CF |

to which this declaration relates, is in compliance with all the applicable essential requirements, and other provisions of the European Council Directive:

1999/5/ECRadio and Telecommunications Terminal Equipment Directive (R&TTE)

The conformity assessment procedure used for this declaration is Annex IV of this Directive.

Product compliance has been demonstrated on the basis of:

| - IEC 60950-1 (2006)                                           | For article 3.1 (a) : Health and Safety of the User   |
|----------------------------------------------------------------|-------------------------------------------------------|
| - EN 301 489-1 V1.8.1<br>- EN 301 489-17 V2.1.1                | For article 3.1 (b) : Electromagnetic Compatibility   |
| - EN 300 328 V1.6.1 (2004-11)<br>- EN 300 328 V1.7.1 (2006-10) | For article 3.2 : Effective use of spectrum allocated |

The technical contruction file is kept available at:

Panasonic Electronic Devices Europe GmbH, Zeppelinstrasse 19, 21337 Lueneburg, Germany

Issued on:

31st of March 2010

| Signed by t | he manufacturer: |
|-------------|------------------|
|-------------|------------------|

(Company name)

(Signature)

(Printed name)

(Title)

| ./     | 1/  |
|--------|-----|
| 1      | 110 |
| 1110 / | uc  |

Panasonic Electronic Devices Europe GmbH

Heino Kaehler

Manager Wireless Modules

#### Figure 11 Declaration of Conformity



#### Important Application Information

## 9.7 Bluetooth Qualified Design ID

Panasonic has submitted End Product Listing (EPL) for PAN1321, based on Infineon eBMU plattform, in the Qualified Product List of the Bluetooth SIG. These EPL are referring the Bluetooth qualification of the SPP-AT application running on the eBMU chip under QD ID B014433.

Manufacturers of Bluetooth devices incorporating PAN1321can reference the same QD ID number.

Bluetooth QD ID: B014433 (PAN1321 SPP BT2.0).

## 9.8 Industry Canada Certification

PAN1321 complies with the regulatory requirements of Industry Canada (IC), license: IC: 216Q-EBMU

Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca.

This device has been designed to operate with the antennas listed in **Table 18** above, having a maximum gain of 4.0 dBi. Antennas not included in this list or having a gain greater than 4.0 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be colocated or operating in conjunction with any other antenna or transmitter.

### 9.9 Label Design of the Host Product

It is recommended to include the following information on the host product label:

Contains transmitter Module FCC ID: T7VEBMU / IC: 216QEBMU

#### 9.10 Regulatory Test House

The test house used by Panasonic in the Bluetooth and Regulatory approvals for the module PAN1321:

Eurofins Product Service GmbH Storkower Str. 38c D-15526 Reichenwalde b. Berlin GERMANY Tel.: +49 33631 888 0 Fax: +49 33631 888 650 www.eurofins.com


## 10 Assembly Guidelines

The target of this document is to provide guidelines for customers to successfully introduce the PAN1321-SPP module in production. This includes general description, PCB-design, solder printing process, assembly, soldering process, rework and inspection.

## 10.1 General Description of the Module

PAN1321-SPP is a Land Grid Array (LGA 6x9) module made for surface mounting. The pad diameter is 0.6 mm and the pitch 1.2 mm.

All solder joints on the module will reflow during soldering on the mother board. All components and shield will stay in place due to wetting force. Wave soldering is not possible.

Surface treatment on the module pads is Nickel (5 - 8  $\mu$ m)/Gold (0.04 - 0.10  $\mu$ m).

Figure 12 shows the pad layout on the module, seen from the component side.



Figure 12 Pad Layout on the Module (top view)

## 10.2 Printed Circuit Board Design

The land pattern on the PCB shall be according to the land pattern on the module, which means that the diameter of the LGA pads on the PCB shall be 0.6 mm. It is recommended that each pad on the PCB shall be surrounded by a solder mask clearance of about 75 µm to avoid overlapping solder mask and pad.

## **10.3** Solder Paste Printing

The solder paste deposited on the PCB by stencil printing has to be of eutectic or near eutectic tin leadfree / lead composition. A no-clean solder paste is preferred, since cleaning of the solder joints is difficult because of the small gap between the module and the PCB.

Preferred thickness of the solder paste stencil is  $100 - 127 \mu m (4 - 5 mils)$ . The apertures on the solder paste stencil shall be of the same size as the pads, 0.6 mm.

## 10.4 Assembly

### 10.4.1 Component Placement

In order to assure a high yield, good placement on the PCB is necessary. As a rule of thumb the tolerable misplacement is 150  $\mu$ m. This means that the PAN1321 module can be assembled with a variety of placement systems.

It is recommended to use a vision system capable of package pad recognition and alignment that evaluates the pad locations on the package (in contrast to outline centring). This eliminates the pad to package edge tolerance.

The recommendation is to pick and place the module with a nozzle in the centre of the shield. The nozzle diameter shall not be bigger than 4 mm.

## 10.4.2 Pin Mark

Pin 1 (A1) is marked on bottom footprint and on the top of the shield on the module according to Figure 13. Diameter of pin 1 mark on the shield is 0.15 mm.



Figure 13 Pin Marking



PAN1321-SPP ENW89811xxxF

Assembly Guidelines

## 10.4.3 Package

PAN1321 is packed in tape on reel according to Figure 14.



Figure 14 Tape on Reel

Assembly Guidelines

## 10.5 Soldering Profile

Generally all standard reflow soldering processes (vapour phase, convection, infrared) and typical temperature profiles used for surface mount devices are suitable for the PAN1321 module. **Wave soldering is not possible.** 

Figure 15 and Figure 16 shows example of a suitable solder reflow profile. One for leaded and one for leadfree solder.







Figure 16 Eutectic Leadfree-Solder Profile



## PAN1321-SPP ENW89811xxxF

#### **Assembly Guidelines**

At the reflow process each solder joint has to be exposed to temperatures above solder liquids for a sufficient time to get the optimum solder joint quality, whereas overheating the board with its components has to be avoided. Using infrared ovens without convection special care may be necessary to assure a sufficiently homogeneous temperature profile for all solder joints on the PCB (especially on large, complex boards with different thermal masses of the components). The most recommended types are therefore forced convection or vapour phase reflow. Nitrogen atmosphere can generally improve solder joint quality, but is normally not necessary.

The reflow profiles and other reflow parameters are dependent on the used solder paste. The paste manufacturer provides a reflow profile recommendation for this product.

Additionally it is important not to overheat the PAN1321 module by a too large reflow peak temperature. PAN1321 contain several plastic packages and is there by sensitive of the moisture content level at the time of board assembly.

Overheating in combination with excessive moisture content could result in package delaminations or cracks (popcorn effect). The heating rate should not exceed 3°C/s and max sloping rate should not exceed 4°C/s.

PAN1321 shall be handled according to MSL3, which means a floor life of 168h in 30°C/60% r.h.

The PAN1321 module can be soldered according to max. J-STD-020C curve, assuming that all other conditions are followed stated in Product Specification, Qualification Report and in Application Note. Restriction is that PAN1321 can be soldered two times, since one time is already consumed when soldering devices on Module.

## 10.6 Rework

## 10.6.1 Removal Procedure

- Heat the module with an appropriate heating nozzle according to the instruction of the equipment or on a hot plate (about 225°C dependent on the board). Hot plate can only be used if the board is single side assembled. The temperature of the module shall be 200-220°C.
- 2. Use grippers or a pair of tweezers to remove the module. The module has to be gripped on two opposite edges of the module (not on the shield).
- 3. Remove excess solder by using solder sucker, suction soldering irons or solder wick.

## 10.6.2 Replacement Procedure

Replacement can be done in two ways, dependent of how the solder is applied. Solder can be applied either by dispensing on the mother board or by printing the solder paste directly on the module.

## 10.6.2.1 Alternative 1: Dispensing Solder

A dispenser with controlled volume must be used to assure the same volume on every pad. The volume on each pad shall be about 0.04 mm<sup>3</sup>.

- 1. Dispense 0.04 mm<sup>3</sup> on each LGA pad
- 2. Pick the module by a nozzle and place in the right position on the board
- 3. Reflow the solder.



PAN1321-SPP ENW89811xxxF

Assembly Guidelines

## 10.6.2.2 Alternative 2: Printing Solder

To print solder on the module a fixture must be used. The purpose of the fixture is to get a flat surface and fix the stencil and module for printing. An example of how this fixture can be designed is shown in **Figure 17**.



#### Figure 17 Solder Printing

- 1. Assemble the fixture to the bottom
- 2. Place the module in the cavity with the LGA pads upwards
- 3. Place the solder paste stencil on the fixture and make sure it fits to the tooling pins and the module
- 4. Apply vacuum to fix the solder paste stencil
- 5. Apply solder paste on the stencil and print by using a blade
- 6. Turn everything (bottom, fixture and stencil) upside down.
- 7. Separate carefully the bottom from the fixture
- 8. Pick the module by a nozzle and place in the right position on the board
- 9. Reflow the solder.

## 10.7 Inspection

Automatic inspection of the solder paste printing before assembly is highly recommended to ensure high yield and good long term reliability.

## 10.8 Component Salvage

If it is intended to send a defect PAN1321 module back to the supplier for failure analysis, please note that during the removal of this component no further defects must be introduced to the device, because this may hinder the failure analysis at the supplier. This includes ESD precautions, not to apply high mechanical force for component removal, and to prevent excess moisture content in the package during salvage (risk of pop corning failures). Therefore if the maximum storage time out of the dry pack (see label on packing material) is exceeded after board assembly, the PCB has to be dried 24h at 125°C before soldering off the defect component, because otherwise too much moisture may have been accumulated.

## 10.9 Voids in the Solder Joints

## 10.9.1 Expected Void Content and Reliability

The content of voids is larger on LGA modules than for modules with BGA or leads. At a LGA solder joint the outgassing flux has a longer way to the surface of the solder and it has a relatively small surface to the air.

The void content of the PAN1321 module conforms to IPC-A-610D (25% or less voiding area/area).

**Figure 18** shows an example of void-content at a module assembled at production site. Normally you can see the whole spectra of void content variation within the same lot and occasion of assembly.



Figure 18 X-ray Picture Showing Voids Conforming to IPC-A-610D

## 10.9.2 Parameters with an Impact on Voiding

If the void content has to be reduced following parameters have an impact.

#### Solderability on module and PCB

Bad solderability is often connected to oxidation and has therefore a major impact on voiding. Flux will get entrapped on oxidized surfaces. In general, Ni/Au pads show fewer voids than HASL and OSP.

#### Solder paste

Higher activity of the flux will remove oxide rapidly and less flux will get entrapped.

Voiding increases with increasing solder paste exposure time, since long exposure time will result in more oxidation and moisture pickup.

#### Pad size

A large soldering pad means that the outgassing flux has a longer way to the surface of the solder, and will thereby create more voids.

#### Solder paste

Smaller powder size and higher metal load means more metal surface to deoxidize and thereby more entrapped flux and voiding. Higher metal load does also mean higher viscosity and more difficult for outgassed flux to remove from the solder.



#### **Assembly Guidelines**

#### Stencil thickness

A thick solder paste stencil means more surface area to the air and thereby easier for the outgassing flux to leave the solder.

#### Temperature soldering profile

Too short preheat time means that the flux does not get enough time to react and flux get entrapped in the solder and create voids.

Too long reflow time gives larger voids

Too short reflow time gives a fraction of voids

PAN1321-SPP ENW89811xxxF

Terminology

| Α       |                                                         |
|---------|---------------------------------------------------------|
| ACK     | Acknowledgement                                         |
| ACL     | Asynchronous Connection-oriented (logical transport)    |
| AFH     | Adaptive Frequency Hopping                              |
| AHS     | Adaptive Hop Sequence                                   |
| ARQ     | Automatic Repeat reQuest                                |
| В       |                                                         |
| b       | bit/bits (e.g. kb/s)                                    |
| В       | Byte/Bytes (e.g. kB/s)                                  |
| BALUN   | BALanced UNbalanced                                     |
| BD_ADDR | Bluetooth Device Address                                |
| BER     | Bit Error Rate                                          |
| BMU     | BlueMoon Universal                                      |
| BOM     | Bill Of Material                                        |
| BT      | Bluetooth                                               |
| BW      | Bandwidth                                               |
| C       |                                                         |
| CMOS    | Complementary Metal Oxide Semiconductor                 |
| COD     | Class Of Device                                         |
| CODEC   | COder/DECoder                                           |
| CPU     | Central Processing Unit                                 |
| CQDDR   | Channel Quality Driven Data Rate                        |
| CRC     | Cyclic Redundancy Check                                 |
| CTS     | Clear To Send (UART flow control signal)                |
| CVSD    | Continuous Variable Slope Delta (modulation)            |
| CDCT    | Clock Drift Compensation Task                           |
| CQDDR   | Channel Quality Driven Data Rate                        |
| D       |                                                         |
| DC      | Direct Current                                          |
| DDC     | Device Data Control                                     |
| DM      | Data Medium-Rate (packet type)                          |
| DMA     | Direct Memory Access                                    |
| DH      | Data High-Rate (packet type)                            |
| DPSK    | Differential Phase Shift Keying (modulation)            |
| DQPSK   | Differential Quaternary Phase Shift Keying (modulation) |
| DSP     | Digital Signal Processor                                |
| DUT     | Device Under Test                                       |

PAN1321-SPP ENW89811xxxF

| E      |                                                              |
|--------|--------------------------------------------------------------|
| EDR    | Enhanced Data Rate                                           |
| EEPROM | Electrically Erasable Programmable Read Only Memory          |
| eSCO   | Extended Synchronous Connection-Oriented (logical transport) |
| EV     | Extended Voice (packet type)                                 |
| F      |                                                              |
| FEC    | Forward Error Correction                                     |
| FHS    | Frequency Hop Synchronization (packet)                       |
| FIFO   | First In First Out (buffer)                                  |
| FM     | Frequency Modulation                                         |
| FW     | Firmware                                                     |
| G      |                                                              |
| GFSK   | Gaussian Frequency Shift Keying (modulation)                 |
| GPIO   | General Purpose Input/Output                                 |
| GSM    | Global System for Mobile communication                       |
| н      |                                                              |
| HCI    | Host Controller Interface                                    |
| HCI+   | Infineon Specific HCI command set                            |
| HEC    | Header Error Check                                           |
| HV     | High quality Voice (packet type)                             |
| HW     | Hardware                                                     |
| I      |                                                              |
| I2C    | Inter-IC Control (bus)                                       |
| I2S    | Inter-IC Sound (bus)                                         |
| IAC    | Inquiry Access Code                                          |
| ID     | IDentifier                                                   |
| IEEE   | Institute of Electrical and Electronics Engineers            |
| IF     | Intermediate Frequency                                       |
| ISM    | Industrial Scientific & Medical (frequency band)             |
| J      |                                                              |
| JTAG   | Joint Test Action Group                                      |
| L      |                                                              |
| LAN    | Local Area Network                                           |
| LAP    | Lower Address Part                                           |
| LM     | Link Manager                                                 |
| LMP    | Link Manager Protocol                                        |
| LNA    | Low Noise Amplifier                                          |
| LO     | Local Oscillator                                             |
| LPM    | Low Power Mode(s)                                            |
| LPO    | Low Power Oscillator                                         |

| LSB     | Least Significant Bit/Byte                          |
|---------|-----------------------------------------------------|
| LT_ADDR | Logical Transport Address                           |
| М       |                                                     |
| MSB     | Most Significant Bit/Byte                           |
| MSRS    | Master-Slave Role Switch                            |
| Ν       |                                                     |
| NC      | No Connection                                       |
| NOP     | No OPeration                                        |
| NVM     | Non-Volatile Memory                                 |
| 0       |                                                     |
| OCF     | Opcode Command Field                                |
| OGF     | Opcode Group Field                                  |
| Р       |                                                     |
| PA      | Power Amplifier                                     |
| PCB     | Printed Circuit Board                               |
| PCM     | Pulse Coded Modulation                              |
| PDU     | Protocol Data Unit                                  |
| PER     | Packet Error Rate                                   |
| PIN     | Personal Identification Number                      |
| PLC     | Packet Loss Concealment                             |
| PLL     | Phase Locked Loop                                   |
| PMU     | Power Management Unit                               |
| POR     | Power-On Reset                                      |
| PTA     | Packet Traffic Arbitration                          |
| PTT     | Packet Type Table                                   |
| Q       |                                                     |
| QoS     | Quality Of Service                                  |
| R       |                                                     |
| RAM     | Random Access Memory                                |
| RF      | Radio Frequency                                     |
| ROM     | Read Only Memory                                    |
| RSSI    | Received Signal Strength Indication                 |
| RTS     | Request To Send (UART flow control signal)          |
| RX      | Receive                                             |
| RXD     | Receive Data (UART signal)                          |
| S       |                                                     |
| SCO     | Synchronous Connection-Oriented (logical transport) |
| SIG     | Special Interest Group (Bluetooth SIG)              |
| SW      | Software                                            |
| SYRI    | Synthesizer Reference Input                         |

## PAN1321-SPP ENW89811xxxF

| т    |                                               |
|------|-----------------------------------------------|
| TBD  | To Be Determined                              |
| ТСК  | Test Clock (JTAG signal)                      |
| TDI  | Test Data In (JTAG signal)                    |
| TDO  | Test Data Out (JTAG signal)                   |
| TL   | Transport Layer                               |
| TMS  | Test Mode Select (JTAG signal)                |
| ТХ   | Transmit                                      |
| TXD  | Transmit Data (UART signal)                   |
| U    |                                               |
| UART | Universal Asynchronous Receiver & Transmitter |
| ULPM | Ultra Low Power Mode                          |
| V    |                                               |
| VCO  | Voltage Controlled Oscillator                 |
| W    |                                               |
| WLAN | Wireless LAN (Local Area Network)             |

PAN1321-SPP ENW89811xxxF

References

## 12 References

- SPP-AT Image, Version 1.6 / Release Note, Rev1.0, 2010-06-22
   SPP-AT Image, Version 1.8 / Release Note, Rev1.0, 2011-09-05
   SPP-AT Image, Version 2.1 / Release Note, Rev1.0, 2011-09-05
   SPP-AT Application / User's Manual / Software Description
   Always the latest revision, as a zip file, will be available under the link below
   (SPP-AT User's Manual / Software Description / Image Release Notes)
- [2] PAN1321 Application Note Design Guide Always the latest revision, as a pdf file, will be available under the link below (PAN1321 Application Note Design Guide)
- [3] PAN1321-SPP User's Manual (Data Sheet) It is this document. Always the latest revision, as a pdf file, will be available under the link below (PAN1321-SPP Data Sheet)



## PAN1321-SPP ENW89811xxxF

References

w w w . p e d e u . p a n a s o n i c . d e Published by Panasonic Electronic Devices Europe GmbH

Edition 2011-01-18

Published by Panasonic Electronic Devices Europe GmbH Zeppelinstrasse 19 D-21337 Lüneburg, Germany © 2011 Panasonic Electronic Devices Europe GmbH All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Panasonic Office in Germany or one of our Distributor or write an e-mail to wireless@eu.panasonic.com.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Panasonic Office.

Panasonic Electronic Devices may only be used in life-support devices or systems with the express written approval of Panasonic Devices, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

#### ENW89810K5CF 20/xx - Infinion's BlueMoon<sup>™</sup> Universal Platform

#### Revision History: 2011-01-18, Revision 1.1

| Previous Version: 1.0 |                                                                                                                                                                                                                                                 |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Page                  | Subjects (major changes since last revision)                                                                                                                                                                                                    |  |  |  |
| Rev1.0                | Initial version                                                                                                                                                                                                                                 |  |  |  |
| Rev1.1                | Delete the wording PRELIMINARY on each page and use now "User's Manual" instead of "Product Overview". Correct some spelling mistakes.<br>Change to part number ENW89810K5CF, as this device has max. temperature of 85°C.<br>Add the Chapter 8 |  |  |  |

#### Trademarks of Infineon Technologies AG

ABM<sup>™</sup>, BlueMoon<sup>™</sup>, CONVERGATE<sup>™</sup>, COSIC<sup>™</sup>, C166<sup>™</sup>, FALC<sup>™</sup>, GEMINAX<sup>™</sup>, GOLDMOS<sup>™</sup>, ISAC<sup>™</sup>, OMNITUNE<sup>™</sup>, OMNIVIA<sup>™</sup>, PROSOC<sup>™</sup>, SEROCCO<sup>™</sup>, SICOFI<sup>™</sup>, SIEGET<sup>™</sup>, SMARTI<sup>™</sup>, SMINT<sup>™</sup>, SOCRATES<sup>™</sup>, VINAX<sup>™</sup>, VINETIC<sup>™</sup>, VOIPRO<sup>™</sup>, X-GOLD<sup>™</sup>, XMM<sup>™</sup>, X-PMU<sup>™</sup>, XWAY<sup>™</sup>

#### Other Trademarks

Microsoft<sup>®</sup>, Visio<sup>®</sup>, Windows<sup>®</sup>, Windows Vista<sup>®</sup>, Visual Studio<sup>®</sup>, Win32<sup>®</sup> of Microsoft Corporation. Linux<sup>®</sup> of Linus Torvalds. FrameMaker<sup>®</sup>, Adobe<sup>®</sup> Reader<sup>™</sup>, Adobe Audition<sup>®</sup> of Adobe Systems Incorporated. APOXI<sup>®</sup>, COMNEON<sup>™</sup> of Comneon GmbH & Co. OHG. PrimeCell<sup>®</sup>, RealView<sup>®</sup>, ARM<sup>®</sup>, ARM<sup>®</sup> Developer Suite<sup>™</sup> (ADS), Multi-ICE<sup>™</sup>, ARM1176JZ-S<sup>™</sup>, CoreSight<sup>™</sup>, Embedded Trace Macrocell<sup>™</sup> (ETM), Thumb<sup>®</sup>, ETM9<sup>™</sup>, AMBA<sup>™</sup>, ARM7<sup>™</sup>, ARM9<sup>™</sup>, ARM7TDMI-S<sup>™</sup>, ARM926EJ-S<sup>™</sup> of ARM Limited. OakDSPCore<sup>®</sup>, TeakLite<sup>®</sup> DSP Core, OCEM<sup>®</sup> of ParthusCeva Inc. IndoorGPS<sup>™</sup>, GL-2000<sup>™</sup>, GL-LN-22<sup>™</sup> of Global Locate. mipi<sup>™</sup> of MIPI Alliance. CAT-iq<sup>™</sup> of DECT Forum. MIPS<sup>™</sup>, MIPS II<sup>™</sup>, 24KEc<sup>™</sup>, MIPS32<sup>®</sup>, 24KEc<sup>™</sup> of MIPS Technologies, Inc. Texas Instruments<sup>®</sup>, PowerPAD<sup>™</sup>, C62x<sup>™</sup>, C55x<sup>™</sup>, VLYNQ<sup>™</sup>, Telogy Software<sup>™</sup>, TMS320C62x<sup>™</sup>, Code Composer Studio<sup>™</sup>, SSI<sup>™</sup> of Texas Instruments Incorporated. Bluetooth<sup>®</sup> of Bluetooth SIG, Inc. IrDA<sup>®</sup> of the Infrared Data Association. Java<sup>™</sup>, SunOS<sup>™</sup>, Solaris<sup>™</sup> of Sun Microsystems, Inc. Philips<sup>®</sup>, I2C-Bus<sup>®</sup> of Koninklijke Philips Electronics N.V. Epson<sup>®</sup> of Seiko Epson Corporation. Seiko<sup>®</sup> of Kabushiki Kaisha Hattori Seiko Corporation. Panasonic<sup>®</sup> of Matsushita Electric Industrial Co., Ltd. Murata<sup>®</sup> of Murata Manufacturing Company. Taiyo Yuden™ of Taiyo Yuden Co., Ltd. TDK<sup>®</sup> of TDK Electronics Company, Ltd. Motorola<sup>®</sup> of Motorola, Inc. National Semiconductor<sup>®</sup>, MICROWIRE<sup>™</sup> of National Semiconductor Corporation. IEEE<sup>®</sup> of The Institute of Electrical and Electronics Engineers, Inc. Samsung<sup>®</sup>, OneNAND<sup>®</sup>, UtRAM<sup>®</sup> of Samsung Corporation. Toshiba<sup>®</sup> of Toshiba Corporation. Dallas Semiconductor<sup>®</sup>, 1-Wire<sup>®</sup> of Dallas Semiconductor Corp. ISO<sup>®</sup> of the International Organization for Standardization. IEC<sup>™</sup> of the International Engineering Consortium. EMV<sup>™</sup> of EMVCo, LLC. Zetex<sup>®</sup> of Zetex Semiconductors. Microtec<sup>®</sup> of Microtec Research, Inc. Verilog<sup>®</sup> of Cadence Design Systems, Inc. ANSI<sup>®</sup> of the American National Standards Institute, Inc. WindRiver<sup>®</sup> and VxWorks<sup>®</sup> of Wind River Systems, Inc. Nucleus<sup>™</sup> of Mentor Graphics Corporation. OmniVision<sup>®</sup> of OmniVision Technologies, Inc. Sharp<sup>®</sup> of Sharp Corporation. Symbian OS® of Symbian Software Ltd. Openwave® of Openwave Systems, Inc. Maxim® of Maxim Integrated Products, Inc. Spansion<sup>®</sup> of Spansion LLC. Micron<sup>®</sup>, CellularRAM<sup>®</sup> of Micron Technology, Inc. RFMD® of RF Micro Devices, Inc. EPCOS® of EPCOS AG. UNIX® of The Open Group. Tektronix® of Tektronix, Inc. Intel<sup>®</sup> of Intel Corporation. Qimonda<sup>®</sup> of Qimonda AG. 1GOneNAND<sup>®</sup> of Samsung Corporation. HyperTerminal<sup>®</sup> of Hilgraeve, Inc. MATLAB<sup>®</sup> of The MathWorks, Inc. Red Hat<sup>®</sup> of Red Hat, Inc. Palladium<sup>®</sup> of Cadence Design Systems, Inc. SIRIUS Satellite Radio<sup>®</sup> of SIRIUS Satellite Radio Inc. TOKO<sup>®</sup> of TOKO Inc.

The information in this document is subject to change without notice.

Last Trademarks Update 2008-11-17



**Table of Contents** 

## **Table of Contents**

| Table of Contents                                                                                                                                                                                                                                                                                                                                                                                                                     | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| List of Figures                                                                                                                                                                                                                                                                                                                                                                                                                       | . 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| List of Tables                                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| General Device Overview         Features         Block Diagram         Pin Configuration LGA         Pin Description         System Integration         FW version                                                                                                                                                                                                                                                                    | 8<br>9<br>9<br>10<br>12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Basic Operating Information         Power Supply         Clocking                                                                                                                                                                                                                                                                                                                                                                     | . 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Interfaces<br>UART Interface<br>UART<br>Baud Rates                                                                                                                                                                                                                                                                                                                                                                                    | . 15<br>. 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| General Device Capabilities<br>HCI+<br>Firmware ROM Patching<br>Patch Support                                                                                                                                                                                                                                                                                                                                                         | . 16<br>. 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Bluetooth Capabilities         Supported Features         PAN1311-SPP Specifics and Extensions         During Connection         Role Switch         Dynamic Polling Strategy         Adaptive Frequency Hopping (AFH)         Channel Quality Driven Data Rate Change (CQDDR)         RSSI and Output Power Control         Received Signal Strength Indication (RSSI)         Output Power Control         Ultra Low Transmit Power | . 17<br>. 18<br>. 18<br>. 18<br>. 18<br>. 18<br>. 18<br>. 19<br>. 19<br>. 19<br>. 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Electrical Characteristics<br>Absolute Maximum Ratings<br>Operating Conditions<br>DC Characteristics<br>Pad Driver and Input Stages<br>Pull-ups and Pull-downs<br>Protection Circuits<br>System Power Consumption<br>AC Characteristics<br>RF Part<br>Characteristics RF Part                                                                                                                                                         | 20<br>21<br>21<br>23<br>23<br>23<br>23<br>24<br>24<br>24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                       | List of Figures .<br>List of Tables .<br>General Device Overview .<br>Features .<br>Block Diagram .<br>Pin Configuration LGA .<br>Pin Description .<br>System Integration .<br>FW version .<br>Basic Operating Information .<br>Power Supply .<br>Clocking .<br>Interfaces .<br>UART Interface .<br>UART Interface .<br>UART .<br>Baud Rates .<br>General Device Capabilities .<br>HCl+ .<br>Firmware ROM Patching .<br>Patch Support .<br>Bluetocth Capabilities .<br>During Connection .<br>Role Switch .<br>Dynamic Polling Strategy .<br>Adaptive Frequency Hopping (AFH) .<br>Channel Quality Driven Data Rate Change (CQDDR) .<br>RSS1 and Output Power Control .<br>Received Signal Strength Indication (RSSI) .<br>Output Power Control .<br>Protection Circuits .<br>System Power Consumption .<br>AC Characteristics . |

## PAN1311-SPP ENW89810K5CF

#### **Table of Contents**

| <b>7</b><br>7.1<br>7.2<br>7.2.1 | Package Information       2         Package Marking       2         Production Package       2         Pin Mark       2 | 28<br>28 |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------|
| 8                               | Important Application Information                                                                                       |          |
| 8.1                             | Reference Design                                                                                                        |          |
| 8.2                             | FCC Class B Digital Devices Regulatory Notice                                                                           |          |
| 8.3                             | FCC Wireless Notice                                                                                                     |          |
| 8.4                             | FCC Interference Statement                                                                                              |          |
| 8.5                             | FCC Identifier                                                                                                          |          |
| 8.6                             | European R&TTE Declaration of Conformity                                                                                |          |
| 8.7                             | Bluetooth Qualified Design ID                                                                                           |          |
| 8.8                             | Industry Canada Certification                                                                                           |          |
| 8.9                             | Label Design of the Host Product                                                                                        |          |
| 8.10                            | Regulatory Test House                                                                                                   | 34       |
| 9                               | Assembly Guidelines                                                                                                     | 35       |
| 9.1                             | General Description of the Module                                                                                       | 35       |
| 9.2                             | Printed Circuit Board Design                                                                                            | 35       |
| 9.3                             | Solder Paste Printing                                                                                                   |          |
| 9.4                             | Assembly                                                                                                                | 36       |
| 9.4.1                           | Component Placement                                                                                                     | 36       |
| 9.4.2                           | Pin Mark                                                                                                                |          |
| 9.4.3                           | Package                                                                                                                 |          |
| 9.5                             | Soldering Profile                                                                                                       |          |
| 9.6                             | Rework                                                                                                                  |          |
| 9.6.1                           | Removal Procedure                                                                                                       |          |
| 9.6.2                           | Replacement Procedure    3                                                                                              |          |
| 9.6.2.1                         | Alternative 1: Dispensing Solder    3                                                                                   |          |
| 9.6.2.2                         | Alternative 2: Printing Solder    4                                                                                     |          |
| 9.7                             | Inspection                                                                                                              |          |
| 9.8                             | Component Salvage                                                                                                       |          |
| 9.9                             | Voids in the Solder Joints                                                                                              |          |
| 9.9.1                           | Expected Void Content and Reliability                                                                                   |          |
| 9.9.2                           | Parameters with an Impact on Voiding 4                                                                                  | 1        |
|                                 | Terminology                                                                                                             | 13       |
|                                 | References                                                                                                              | 17       |

PAN1311-SPP ENW89810K5CF

**List of Figures** 

## List of Figures

| Figure 1  | Simplified Block Diagram of PAN1311-SPP                   | . 9 |
|-----------|-----------------------------------------------------------|-----|
| Figure 2  | Pin Configuration for PAN1311-SPP in Top View (footprint) | . 9 |
| Figure 3  | Example of a Bluetooth System using eUniStone             |     |
| Figure 4  | UART Interface                                            | 15  |
| Figure 5  | Package Marking                                           | 28  |
| Figure 6  | Production Package                                        | 28  |
| Figure 7  | Top View and Bottom View.                                 | 29  |
| Figure 8  | Reference Design Schematics                               | 30  |
| Figure 9  | Equipment Label.                                          | 32  |
| Figure 10 | Declaration of Conformity                                 | 33  |
| Figure 11 | Pad Layout on the Module (top view)                       | 35  |
| Figure 12 | Pin Marking.                                              | 36  |
| Figure 13 | Tape on Reel                                              | 37  |
| Figure 14 | Eutectic Lead-Solder Profile                              | 38  |
| Figure 15 | Eutectic Leadfree-Solder Profile                          | 38  |
| Figure 16 | Solder Printing                                           | 40  |
| Figure 17 | X-ray Picture Showing Voids Conforming to IPC-A-610D      | 41  |

## PAN1311-SPP ENW89810K5CF

List of Tables

## List of Tables

| Table 1  | Pin Description                            | 10 |
|----------|--------------------------------------------|----|
| Table 2  | UART Baud Rates                            | 15 |
| Table 3  | Absolute Maximum Ratings                   | 20 |
| Table 4  | Operating Conditions                       | 20 |
| Table 5  | Internal1 (1.5 V) Supplied Pins            | 21 |
| Table 6  | Internal2 (2.5 V) Supplied Pins            | 21 |
| Table 7  | VDDUART Supplied Pins                      | 21 |
| Table 8  | VDD1 Supplied Pins                         |    |
| Table 9  | ONOFF PIN                                  | 22 |
| Table 10 | Pull-up and Pull-down Currents             | 23 |
| Table 11 | Max. Load at the Different Supply Voltages | 24 |
| Table 12 | BDR - Transmitter Part                     |    |
| Table 13 | BDR -Receiver Part                         | 25 |
| Table 14 | EDR - Transmitter Part                     | 26 |
| Table 15 | EDR -Receiver Part                         | 26 |
| Table 16 | Antennas.                                  | 31 |

## PAN1311-SPP ENW89810K5CF

**General Device Overview** 

## 1 General Device Overview

1.1 Features

#### General

- Complete Bluetooth 2.0 + EDR solution
   Configurable for BT 1.2
- Ultra low power design in 0.13 μm CMOS
- Temperature range from -40°C to 85°C
- Integrates ARM7TDMI, RAM and patchable ROM
- On-module voltage regulators. External supply 2.9 4.1 V
- On-module EEPROM with configuration data
- Reference clock included
- Low power clock from internal oscillator or external low power clock (e.g. 32.768 kHz)
- · Dynamic low power mode switching

#### Interfaces

- AT command interface over UART, configurable from 9600 baud up to 3.25 MBaud
- · General purpose I/Os with interrupt capabilities. JTAG for boundary scan and debug

#### RF

- Transmit power typ. 2.5 dBm (default settings)
- Receiver sensitivity typ. -86 dBm
- Integrated antenna switch, balun and antenna filter
- Integrated LNA with excellent blocking and intermodulation performance
- No external components except antenna
- · Digital demodulation for optimum sensitivity and co-/adjacent channel performance

#### Bluetooth

- Bluetooth V2.0 + EDR compliant
- SPP Device A and B support 1 ACL link with stream or command mode
- SPP Device A and B Visible while connected
- SPP Device A and B Visible/connectable when not connected
- SPP Device A and B Device Discovery capable after receiving OK on data transfer
- · Sniff mode is supported with above capabilities
- 5 trusted devices stored in EEPROM
- Testing
- Enable DUT
- Crystal calibration
- H4 with UART HW flow control (RTS/CTS)
- Security modes: Modes 1 and Mode 3
- Master-Slave role switch





PAN1311-SPP ENW89810K5CF

**General Device Overview** 

## 1.2 Block Diagram



## 1.3 Pin Configuration LGA



Figure 2 Pin Configuration for PAN1311-SPP in Top View (footprint)

## 1.4 Pin Description

The non-shaded cells indicate pins that will be fixed for the product lifetime. Shaded cells indicate that the pin might be removed/changed in future variants. Pins not listed below shall not be connected.

| Pin<br>No. | Symbol            | Input /<br>Output | Supply Voltage | During<br>Reset  | After<br>Reset   | Function                                     |
|------------|-------------------|-------------------|----------------|------------------|------------------|----------------------------------------------|
| A2         | P1.6              | I/O/OD            | Internal1      | Z                | Z                | Port 1.6                                     |
| A3         | RESET#            | AI                | Internal1      | Input            | Input            | Hardware Reset                               |
| A8         | P1.5              | I/O/OD            | Internal1      | Input            | Input            | Port 1.5                                     |
| B1         | P1.7              | I/O/OD            | Internal1      | PD/ Input        | PD/ Input        | Port 1.7                                     |
| B2         | P1.8              | I/O/OD            | Internal1      | PD               | PD               | Port 1.8                                     |
| B3         | P1.0 /<br>TMS     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.0 or<br>JTAG interface                |
| B4         | P1.4 /<br>RTCK    | I/O/OD            | Internal2      | Z                | Z                | Port 1.4 or<br>JTAG interface                |
| B5         | ONOFF             | I                 |                | -                | -                | Turns off module completely                  |
| B9         | SLEEPX            | I/O               | VDDUART        | PD               | Н                | Sleep indication signal                      |
| C2         | P0.9              | I/O/OD            | Internal2      | Z                | Z                | Port 0.9                                     |
| C3         | JTAG#             | 1                 | Internal2      | PU               | PU               | Mode selection Port 1:<br>0: JTAG<br>1: Port |
| C4         | TRST#             | I                 | Internal2      | PD               | PD               | JTAG interface                               |
| D1         | P0.10             | I/O/OD            | Internal2      | Z                | Z                | Port 0.10                                    |
| D2         | P0.8              | I/O/OD            | Internal2      | PD               | PD               | Port 0.8                                     |
| D3         | P1.1 /<br>TCK     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.1 or<br>JTAG interface                |
| D4         | P0.3              | I/O/OD            | VDD1           | Conf.<br>PD def. | Conf.<br>PD def. | Port 0.3                                     |
| D5         | P0.2              | I/O/OD            | VDD1           | Z                | Z                | Port 0.2                                     |
| D9         | ANTENNA           | AI/AO             |                | Inactive         | Inactive         | RF input/output single ended                 |
| E1         | P0.12 / SDA0      | I/O/OD            | Internal2      | PU               | PU               | I2C data signal                              |
| E2         | P0.13 / SCL0      | I/O/OD            | Internal2      | PU               | PU               | I2C clock signal                             |
| E3         | P1.3 /<br>TDO     | I/O/OD            | Internal2      | Z                | Z                | Port 1.3 or<br>JTAG interface                |
| E4         | P0.0              | I/O/OD            | VDD1           | PD               | PD               | Port 0.0<br>LPM wakeup output                |
| E5         | P0.1              | I/O/OD            | VDD1           | PD               | PD               | Port 0.1                                     |
| E6         | P0.5 /<br>UARTRXD | I/O/OD            | VDDUART        | Z                | Z                | Port 0.5 or<br>UART receive data             |
| F2         | P1.2 /<br>TDI     | I/O/OD            | Internal2      | PU <sup>1)</sup> | PU <sup>1)</sup> | Port 1.2 or<br>JTAG interface                |
| F3         | P0.11             | I/O/OD            | Internal2      | Z                | Z                | Port 0.11                                    |



#### **General Device Overview**

| Pin<br>No.                                                               | Symbol            | Input /<br>Output | Supply Voltage | During<br>Reset | After<br>Reset | Function                             |
|--------------------------------------------------------------------------|-------------------|-------------------|----------------|-----------------|----------------|--------------------------------------|
| F4                                                                       | P0.14             | I/O               | VDDUART        | Z               | Z              | Port 0.14<br>LPM wakup input         |
| F5                                                                       | P0.7 /<br>UARTCTS | I/O/OD            | VDDUART        | Z               | Z              | Port 0.7 or<br>UART CTS flow control |
| F7                                                                       | P0.4 /<br>UARTTXD | I/O/OD            | VDDUART        | PU              | PU             | Port 0.4 or<br>UART transmit data    |
| F8                                                                       | P0.6 /<br>UARTRTS | I/O/OD            | VDDUART        | PU              | PU             | Port 0.6 or<br>UART RTS flow control |
| A4,<br>A5,<br>A6                                                         | VSUPPLY           | SI                |                | -               | -              | Power supply                         |
| C1                                                                       | VREG              | SO                |                | -               | -              | Regulated Power supply               |
| F6                                                                       | VDDUART           | SI                |                | -               | -              | UART interface Power supply          |
| C5                                                                       | VDD1              | SI                |                | -               | -              | Power supply                         |
| A1,<br>A7,<br>A9,<br>C8,<br>C9,<br>D7,<br>D8,<br>E8,<br>E9,<br>F1,<br>F9 | VSS               |                   |                | -               | -              | Ground                               |

1) Fixed pull-up/pull-down if JTAG interface is selected, not affected by any chip reset. If JTAG interface is not selected the port is tristate.

Descriptions of acronyms used in the pin list:

| Acronym | Description                          |  |
|---------|--------------------------------------|--|
| Ι       | Input                                |  |
| 0       | Output                               |  |
| OD      | Output with open drain capability    |  |
| Z       | Tristate                             |  |
| PU      | Pull-up                              |  |
| PD      | Pull-down                            |  |
| A       | Analog (e.g. Al means analog input)  |  |
| S       | Supply (e.g. SO means supply output) |  |

**General Device Overview** 

## 1.5 System Integration

PAN1311-SPP is optimized for a low bill of material (BOM) and a small PCB size. Figure 3 shows a typical application example.



Figure 3 Example of a Bluetooth System using eUniStone



## PAN1311-SPP ENW89810K5CF

#### **General Device Overview**

The UART interface is used for communication between the host and PAN1311-SPP. The lines UARTTXD and UARTRXD are used for commands, events and data. The lines UARTRTS and UARTCTS are used for hardware flow control.

Low power mode control of PAN1311-SPP and the host can be implemented in by using the pins P0.14 and P0.0. P0.14 is used by the host to allow PAN1311-SPP to enter low power mode and P0.0 is used by PAN1311-SPP to wake-up the host when attention is required. Additionally, the host could hardware reset PAN1311-SPP using the RESET# pin.

Power is supplied to a single VSUPPLY input from which internal regulators can generate all required voltages. The UART and the GPIO's interfaces have separate supply voltages so that they can comply with host signaling.

## 1.6 FW version

PAN1311-SPP is available in different versions. Please check corresponding release documents for latest information.



## 2 Basic Operating Information

## 2.1 Power Supply

PAN1311-SPP is supplied from a single supply voltage VSUPPLY. This supply voltage must always be present. The PAN1311-SPP chip is supplied from an internally generated 2.5 V supply voltage. This voltage can be accessed from the VREG pin. This voltage may not be used for supplying other components in the host system but can be used for referencing the host interfaces.

The GPIO's and the UART interface are supplied with dedicated, independent, reference levels via the VDD1 and VDDUART pins. All other digital I/O pins are supplied internally by either 2.5 V (Internal2) or 1.5 V (Internal1). Section 1.4 provides a mapping between pins and supply voltages.

The I/O power domains (VDD1 and VDDUART) are completely separated from the other power domains and can stay present also in low power modes.

## 2.2 Clocking

PAN1311-SPP contains a crystal from which the internal 26 MHz system clock is generated. Also, the low power mode clock of 32 kHz is generated internally, which means that no external clock is needed.

## 3 Interfaces

## 3.1 UART Interface

The UART interface is the main communication interface between the host and PAN1311-SPP. The interface consists of four UART signals and two wake-up signals as shown in **Figure 4**.



Figure 4 UART Interface

## 3.1.1 UART

The UART (Universal Asynchronous Receiver and Transmitter) interface is compatible with standard UART H4 (4-wire). The lines UARTTXD and UARTRXD are used for commands, events and data. The lines UARTRTS and UARTCTS are used for hardware flow control. A separate supply voltage, VDDUART, makes it easy to connect the UART interface to any system.

## 3.1.1.1 Baud Rates

The supported baud rates are listed in **Table 2** together with the small deviation error that results from the internal clock generation. The default baud rate is 115200 Baud.

| Table 2 | UART Baud | Rates |
|---------|-----------|-------|
|         |           |       |

| Wanted Baud Rate | Real Baud Rate | <b>Deviation Error (%)</b> |  |  |
|------------------|----------------|----------------------------|--|--|
| 9600             | 9615           | 0.16                       |  |  |
| 19200            | 19230          | 0.16                       |  |  |
| 38400            | 38461          | 0.16                       |  |  |
| 57600            | 57522          | -0.14                      |  |  |
| 115200           | 115044         | -0.14                      |  |  |
| 230400           | 230088         | -0.14                      |  |  |
| 460800           | 464285         | 0.76                       |  |  |
| 921600           | 928571         | 0.76                       |  |  |
| 1843200          | 1857142        | 0.76                       |  |  |
| 3250000          | 3250000        | 0                          |  |  |

#### **General Device Capabilities**

## 4 General Device Capabilities

This chapter describes features available in the PAN1311 (ENW89810K5CF 20/xx) core.

Actual feature set and how to access the features can be found in the AT Command document [1]. Release specific performance characteristics, like data speed, is related in the SW Release Notes [2].

## 4.1 HCI+

The PAN1311 module can be programmed over UART with a specific application for RF test purposes, like TX continuous or TX burst mode. This test application is controlled over the UART through Infineon specific HCI commands. The commands supported by this test application are described in the document "T8753-2-Infineon\_Specific\_HCI\_Commands-7600.pdf".

## 4.2 Firmware ROM Patching

## 4.2.1 Patch Support

PAN1311-SPP contains dedicated hardware that makes it possible to apply patches to the code and data in the firmware ROM. The hardware is capable of replacing up to 32 blocks of 16 bytes each with new content. This area can be filled with any combination of code and data. The firmware patch is stored in EEPROM and automatically loaded after startup. This provides a flexible bugfix solution for the ROM part of the firmware.

#### **Bluetooth Capabilities**

## 5 Bluetooth Capabilities

## 5.1 Supported Features

- Bluetooth V2.0 + EDR compliant
- Enhanced Data Rate up to 3 Mbit/s
- Adaptive Frequency Hopping (AFH)
- All packet types
- Authentication, Pairing and Encryption
- SPP Device A and B support 1 ACL link with stream or command mode
- SPP Device A and B Visible while connected
- SPP Device A and B Visible/connectable when not connected
- SPP Device A and B Device Discovery capable after receiving OK on data transfer
- · Sniff mode is supported with above capabilities
- 5 trusted devices stored in EEPROM
- Enable DUT
- Crystal calibration
- H4 with UART HW flow control (RTS/CTS)
- Security modes: Modes 1 and Mode 3
- Master-Slave role switch
- Quality of Service
- Channel Quality Driven Data Rate change
- Sniff, Hold
- Role Switch
- RSSI and Power Control
- Power class 2 and 3
- · Standard Bluetooth test mode, Active Tester Mode and RF Test Modes



**Bluetooth Capabilities** 

## 5.2 PAN1311-SPP Specifics and Extensions

## 5.2.1 During Connection

## 5.2.1.1 Role Switch

Only one role switch can be performed at a time. If a role switch request is pending, other role switch requests on the same or other links are rejected. If a role switch fails, PAN1311-SPP will automatically try again a maximum of three times. Encryption (if present) is stopped in the old piconet before a role switch is performed and re-enabled when the role switch has succeeded or failed.

## 5.2.1.2 Dynamic Polling Strategy

In addition to the regular polling scheme, PAN1311-SPP dynamically assigns unused slots to links where data is exchanged. This adapts very well to bursty traffic and improves throughput and latency on the links.

## 5.2.1.3 Adaptive Frequency Hopping (AFH)

PAN1311-SPP supports adaptive frequency hopping according to the Bluetooth 2.0 + EDR specification. AFH switch and channel classification are supported both as master and slave. Channel classification from the host is also supported.

A number of HCI+ commands and events are available to provide information about AFH operation. The commands Infineon\_Enable\_AFH\_Info\_Sending and Infineon\_Disable\_AFH\_Info\_Sending turn on and off the Infineon AFH Info events that provide detailed information about channel classification, channel maps, interferers, etc.

If enabled by the Infineon\_Enable\_Infineon\_Events command, the Infineon AFH Extraordinary RSSI event informs the host whenever extraordinary RSSI measurements in unused slots have been started. This is done when the number of known good channels has decreased below a critical limit and periodically after a defined time.

The Infineon\_Set\_AFH\_Measurement\_Period command can be used to configure the duration of the AFH measurement period.

## 5.2.1.4 Channel Quality Driven Data Rate Change (CQDDR)

PAN1311-SPP supports channel quality driven data rate change according to the Bluetooth 2.0 + EDR specification. A device that receives an LMP\_preferred\_rate message is not required to follow all recommendations. PAN1311-SPP normally at least follows the recommendation whether to use forward error correction (FEC) or not. If possible, recommendations about packet size and modulation scheme will be taken into account. When PAN1311-SPP sends an LMP\_preferred\_rate to another device the proposal always includes preferences for all parameters.

The HCI+ commands Infineon\_Enable\_CQDDR\_Info\_Sending and Infineon\_Disable\_CQDDR\_Info\_Sending turn on and off sending of the Infineon CQDDR Info event. This event provides information to the host every time a new CQDDR proposal is sent to a remote device.



## 5.2.2 RSSI and Output Power Control

## 5.2.2.1 Received Signal Strength Indication (RSSI)

PAN1311-SPP supports received signal strength measurements and uses LMP signaling to keep the output power of a remote device within the golden receive power range. The range is set with the BD\_DATA parameters RSSI\_Min and RSSI\_Max.

## 5.2.2.2 Output Power Control

PAN1311-SPP supports power control according to the Bluetooth 2.0+EDR specification.

- The output power can be controlled in up to 4 configurable steps. PAN1311-SPP can work as a class 2 or 3 device, depending on the settings.
- Fine tuning can be used on the power steps.
- A default sub-state power step can be set

The power step configuration is set through BD\_DATA parameters.

The Inquiry output power can be programmed with the Write Inquiry Transmit Power Level command introduced in the 2.0 Bluetooth Core specification.

## 5.2.2.3 Ultra Low Transmit Power

For high security devices the output power can be reduced to a value that reduces the communication range to a few inches. This mode is enabled with the HCI+ command Infineon\_TX\_Power\_Config.



## 6 Electrical Characteristics

## 6.1 Absolute Maximum Ratings

#### Table 3 Absolute Maximum Ratings

| Parameter              | Symbol |      | Va   | alues       | Unit | Note / Test Condition                  |
|------------------------|--------|------|------|-------------|------|----------------------------------------|
|                        |        | Min. | Тур. | Max.        |      |                                        |
| Storage temperature    |        | -40  | _    | 125         | °C   | -                                      |
| VSUPPLY supply voltage |        | -0.3 | _    | 6.0         | V    | -                                      |
| VDDUART supply voltage |        | -0.9 | _    | 4.0         | V    | -                                      |
| VDD1 supply voltage    |        | -0.9 | _    | 4.0         | V    | -                                      |
| VREG                   |        | -0.3 | _    | 4.0         | V    | VSUPPLY > 4 V                          |
| VREG                   |        | -0.3 | _    | VSUPPLY     | V    | VSUPPLY < 4 V                          |
| ONOFF                  |        | -0.3 | _    | VSUPPLY+0.3 | V    |                                        |
| Input voltage range    |        | -0.9 | _    | 4.0         | V    | -                                      |
| Output voltage range   |        | -0.9 | _    | 4.0         | V    | -9                                     |
| ESD                    |        | -    | -    | 1.0         | kV   | According to MIL-STD883D method 3015.7 |

Note: Stresses above those listed here are likely to cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Maximum ratings are not operating conditions.

## 6.2 Operating Conditions

#### Table 4 Operating Conditions

| Parameter                     | Symbol | Values |      |      | Unit | Note / Test Condition |
|-------------------------------|--------|--------|------|------|------|-----------------------|
|                               |        | Min.   | Тур. | Max. |      |                       |
| Operating temperature         |        | -40    | -    | 85   | °C   | -                     |
| Main supply voltage (Vsupply) |        | 2.9    | -    | 4.1  | V    | -                     |
| VDDUART                       |        | 1.35   | -    | 3.6  | V    | -                     |
| VDD1                          |        | 1.35   | -    | 3.6  | V    | -                     |



## 6.3 DC Characteristics

## 6.3.1 Pad Driver and Input Stages

For more information, see Chapter 1.4.

#### Table 5 Internal1 (1.5 V) Supplied Pins

| Parameter                     | Symbol | Values |      |      | Unit | Note / Test Condition             |
|-------------------------------|--------|--------|------|------|------|-----------------------------------|
|                               |        | Min.   | Тур. | Max. |      |                                   |
| Input low voltage             |        | -0.3   | _    | 0.27 | V    | -                                 |
| Input high voltage            |        | 1.15   | _    | 3.6  | V    | -                                 |
| Output low voltage            |        | -      | _    | 0.25 | V    | IOL = 1 mA                        |
| Output high voltage           |        | 1.1    | _    | _    | V    | IOH = -1 mA                       |
| Continuous Load <sup>1)</sup> |        | -      | _    | 1    | mA   | -                                 |
| Pin Capacitance               |        | -      | _    | 10   | pF   | -                                 |
| Magnitude Pin Leakage         |        | -      | 0.01 | 1    | μA   | Input and output drivers disabled |

1) The totaled continuous load for all Internal1 supplied pins shall not exceed 2mA at the same time

#### Table 6 Internal2 (2.5 V) Supplied Pins

| Parameter                     | Symbol | Values |      |      | Unit | Note / Test Condition             |
|-------------------------------|--------|--------|------|------|------|-----------------------------------|
|                               |        | Min.   | Тур. | Max. | 1    |                                   |
| Input low voltage             |        | -0.3   | -    | 0.45 | V    | -                                 |
| Input high voltage            |        | 1.93   | -    | 2.8  | V    | P0.10                             |
| Input high voltage            |        | 1.93   | -    | 3.6  | V    | Other pins                        |
| Output low voltage            |        | -      | -    | 0.25 | V    | IOL = 5 mA                        |
| Output low voltage            |        | -      | -    | 0.15 | V    | IOL = 2 mA                        |
| Output high voltage           |        | 2.0    | -    | -    | V    | IOH = -5 mA                       |
| Output high voltage           |        | 2.1    | -    | -    | V    | IOH = -2 mA                       |
| Continuous Load <sup>1)</sup> |        | -      | -    | 5    | mA   | -                                 |
| Pin Capacitance               |        | -      | -    | 10   | pF   | -                                 |
| Magnitude Pin Leakage         |        | -      | 0.01 | 1    | μA   | Input and output drivers disabled |

1) The totaled continuous load for all Internal2 supplied pins shall not exceed 35 mA at the same time

#### Table 7VDDUART Supplied Pins

| Parameter          | Symbol | Values      |      |             | Unit | Note / Test Condition |
|--------------------|--------|-------------|------|-------------|------|-----------------------|
|                    |        | Min.        | Тур. | Max.        | -    |                       |
| Input low voltage  |        | -0.3        | _    | 0.2*VDDUART | V    | -                     |
| Input high voltage |        | 0.7*VDDUART | -    | VDDUART+0.3 | V    | P0.5/UARTRXD          |
| Input high voltage |        | 0.7*VDDUART | -    | 3.6         | V    | Other pins            |



#### **Electrical Characteristics**

| Parameter                     | Symbol |                  | Values |      |    | Note / Test Condition             |
|-------------------------------|--------|------------------|--------|------|----|-----------------------------------|
|                               |        | Min.             | Тур.   | Max. |    |                                   |
| Output low voltage            |        | -                | -      | 0.25 | V  | IOL = 5 mA<br>VDDUART = 2.5 V     |
| Output low voltage            |        | -                | -      | 0.15 | V  | IOL = 2 mA<br>VDDUART = 2.5 V     |
| Output high voltage           |        | VDDUART<br>-0.25 | -      | -    | V  | IOH = -5 mA<br>VDDUART = 2.5 V    |
| Output high voltage           |        | VDDUART<br>-0.15 | -      | -    | V  | IOH = -2 mA<br>VDDUART = 2.5 V    |
| Continuous Load <sup>1)</sup> |        | -                | _      | 5    | mA | -                                 |
| Pin Capacitance               |        | -                | _      | 10   | pF | -                                 |
| Magnitude Pin Leakage         |        | -                | 0.01   | 1    | μA | Input and output drivers disabled |

### Table 7VDDUART Supplied Pins (cont'd)

1) The totaled continuous load for all VDDUART supplied pins shall not exceed 35 mA at the same time

| Parameter                     | Symbol |               | Value | S        | Unit | Note / Test Condition             |
|-------------------------------|--------|---------------|-------|----------|------|-----------------------------------|
|                               |        | Min.          | Тур.  | Max.     |      |                                   |
| Input low voltage             |        | -0.3          | _     | 0.2*VDD1 | V    | -                                 |
| Input high voltage            |        | 0.7*VDD1      | _     | 3.6      | V    | -                                 |
| Output low voltage            |        | -             | -     | 0.25     | V    | IOL = 5 mA<br>VDD1 = 2.5 V        |
| Output low voltage            |        | -             | -     | 0.15     | V    | IOL = 2 mA<br>VDD1 = 2.5 V        |
| Output high voltage           |        | VDD1<br>-0.25 | -     | -        | V    | IOH = -5 mA<br>VDD1 = 2.5 V       |
| Output high voltage           |        | VDD1<br>-0.15 | -     | -        | V    | IOH = -2 mA<br>VDD1 = 2.5 V       |
| Continuous Load <sup>1)</sup> |        | -             | _     | 5        | mA   | -                                 |
| Pin Capacitance               |        | -             | _     | 10       | pF   | -                                 |
| Magnitude Pin Leakage         |        | -             | 0.01  | 1        | μA   | Input and output drivers disabled |

#### Table 8 VDD1 Supplied Pins

1) The totaled continuous load for all VDD1 supplied pins shall not exceed 35 mA at the same time

#### Table 9ONOFF PIN

| Parameter          | Symbol |      | Value | S       | Unit | Note / Test Condition |
|--------------------|--------|------|-------|---------|------|-----------------------|
|                    |        | Min. | Тур.  | Max.    |      |                       |
| Input low voltage  |        | _    | -     | 0.7     | V    | -                     |
| Input high voltage |        | 1.7  | _     | VSUPPLY | V    | -                     |
| Input current      |        | -1   | 0.01  | 1       | μA   | ONOFF = 0 V           |
**Electrical Characteristics** 

### 6.3.2 Pull-ups and Pull-downs

### Table 10 Pull-up and Pull-down Currents

| Pin                                                                              | Pu   | ll Up C | urrent | Pu   | l Down ( | Current | Unit | Conditions                                                                                                                                                                                  |  |
|----------------------------------------------------------------------------------|------|---------|--------|------|----------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                  | Min. | Тур.    | Max.   | Min. | Тур.     | Max.    |      |                                                                                                                                                                                             |  |
| P0.12<br>P0.13                                                                   | 260  | 740     | 1300   | N/A  | N/A      | N/A     | μA   | Pull-up current measured with                                                                                                                                                               |  |
| P0.0<br>P0.1<br>P0.2<br>P0.3                                                     | 22   | 130     | 350    | 23   | 150      | 380     | μΑ   | pin voltage = 0 V<br>Pull-down current<br>measured with                                                                                                                                     |  |
| P0.4<br>P0.5<br>P0.6<br>P0.7<br>P0.10<br>P0.8<br>P0.9<br>P0.11<br>P0.14<br>P0.15 | 4.2  | 24      | 68     | 3.0  | 20       | 55      | μΑ   | <ul> <li>pin voltage =<br/>supply voltage</li> <li>Min measured at 125°C<br/>with supply = 1.35 V</li> <li>Typ. measured at 27°C<br/>with supply = 2.5V</li> <li>Max measured at</li> </ul> |  |
| P1.0<br>P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5<br>P1.6<br>P1.7<br>P1.8             | 1.1  | 6.0     | 17     | 0.75 | 5.0      | 14      | μΑ   | -40°C with<br>supply = 3.63 V                                                                                                                                                               |  |

### 6.3.3 Protection Circuits

All pins have an inverse protection diode against VSS. P0.10 has an inverse diode against Internal2. P0.5/UARTRXD has an inverse diode against VDDUART. All other pins have no diode against their supply.



### 6.3.4 System Power Consumption

### Table 11 Max. Load at the Different Supply Voltages

| Parameter | Symbol | Values         |   | Values |    | Unit         | Note / Test Condition |
|-----------|--------|----------------|---|--------|----|--------------|-----------------------|
|           |        | Min. Typ. Max. |   |        |    |              |                       |
| Vsupply   |        | -              | _ | 100    | mA | Peak current |                       |

Note: I/O currents are not included since they depend mainly on external loads.

### 6.4 AC Characteristics

### 6.5 RF Part

### 6.5.1 Characteristics RF Part

The characteristics involve the spread of values to be within the specific temperature range. Typical characteristics are the median of the production.

All values refers to Infineon reference design. All values will be updated after verification/Characterisation.

### 6.5.1.1 Bluetooth Related Specifications

| Parameter                                          | Symbol |      | Value  | s      | Unit | Note / Test Condition                                   |  |
|----------------------------------------------------|--------|------|--------|--------|------|---------------------------------------------------------|--|
|                                                    |        | Min. | Тур.   | Max.   |      |                                                         |  |
| Output power (high gain)                           |        | 0.5  | 2.5    | 4.5    | dBm  | Default settings                                        |  |
| Output power (highest gain)                        |        | _    | 4.5    | -      | dBm  | Maximum settings                                        |  |
| Power control step size                            |        | 4    | 6      | 8      | dB   | -                                                       |  |
| Frequency range fL                                 |        | 2400 | 2401.3 | -      | MHz  | -                                                       |  |
| Frequency range fH                                 |        | _    | 2480.7 | 2483.5 | MHz  | -                                                       |  |
| 20 dB bandwidth                                    |        | _    | 0.930  | 1      | MHz  | -                                                       |  |
| 2nd adjacent channel power                         |        | _    | -40    | -20    | dBm  | -                                                       |  |
| 3rd adjacent channel power                         |        | _    | -60    | -40    | dBm  | -                                                       |  |
| >3rd adjacent channel power                        |        | -    | -64    | -40    | dBm  | Max. 2 of 3 exceptions @<br>52 MHz offset might be used |  |
| Average modulation deviation for 00001111 sequence |        | 140  | 156    | 175    | kHz  | -                                                       |  |
| Minimum modulation deviation for 01010101 sequence |        | 115  | 145    | -      | kHz  | -                                                       |  |
| Ratio Deviation 01010101 /<br>Deviation 00001111   |        | 0.8  | 1      | -      |      | -                                                       |  |
| Initial carrier frequency tolerance  foffset       |        | -    | -      | 75     | kHz  | -                                                       |  |

### Table 12 BDR - Transmitter Part



### Table 12BDR - Transmitter Part (cont'd)

| Parameter                                                | Symbol |      | Valu | es   | Unit      | Note / Test Condition |  |
|----------------------------------------------------------|--------|------|------|------|-----------|-----------------------|--|
|                                                          |        | Min. | Тур. | Max. |           |                       |  |
| Carrier frequency drift<br>(one slot)  fdrift            |        | -    | 10   | 25   | kHz       | -                     |  |
| Carrier frequency drift<br>(three slots)  fdrift         |        | -    | 10   | 40   | kHz       | -                     |  |
| Carrier frequency drift<br>(five slots)  fdrift          |        | -    | 10   | 40   | kHz       | -                     |  |
| Carrier frequency driftrate<br>(one slot)  fdriftrate    |        | -    | 5    | 20   | kHz/50 ms | -                     |  |
| Carrier frequency driftrate<br>(three slots)  fdriftrate |        | -    | 5    | 20   | kHz/50 ms | -                     |  |
| Carrier frequency driftrate<br>(five slots)  fdriftrate  |        | -    | 5    | 20   | kHz/50 ms | -                     |  |

### Table 13BDR -Receiver Part

| Parameter                                                        | Symbol |      | Value | s    | Unit | Note / Test Condition                                      |  |
|------------------------------------------------------------------|--------|------|-------|------|------|------------------------------------------------------------|--|
|                                                                  |        | Min. | Тур.  | Max. |      |                                                            |  |
| Sensitivity                                                      |        | -    | -86   | -81  | dBm  | Ideal wanted signal                                        |  |
| C/I-performance:<br>-4th adjacent channel                        |        | _    | -51   | -40  | dB   | -                                                          |  |
| C/I-performance:<br>-3rd adjacent channel<br>(1st adj. of image) |        | -    | -46   | -20  | dB   | -                                                          |  |
| C/I-performance:<br>-2nd adjacent channel (image)                |        | -    | -35   | -9   | dB   | -                                                          |  |
| C/I-performance:<br>-1st adjacent channel                        |        | -    | -4    | 0    | dB   | -                                                          |  |
| C/I-performance: co. channel                                     |        | _    | 9     | 11   | dB   | -                                                          |  |
| C/I-performance:<br>+1st adjacent channel                        |        | _    | -4    | 0    | dB   | -                                                          |  |
| C/I-performance:<br>+2nd adjacent channel                        |        | _    | -40   | -30  | dB   | -                                                          |  |
| C/I-performance:<br>+3rd adjacent channel                        |        | -    | -50   | -40  | dB   | -                                                          |  |
| Blocking performance<br>30 MHz - 2 GHz                           |        | 10   | -     | -    | dBm  | Some spurious responses, but according to BT-specification |  |
| Blocking performance<br>2 GHz - 2.4 GHz                          |        | -27  | -     | -    | dBm  | -                                                          |  |
| Blocking performance<br>2.5 GHz - 3 GHz                          |        | -27  | -     | -    | dBm  | -                                                          |  |
| Blocking performance<br>3 GHz - 12.75 GHz                        |        | 10   | -     | -    | dBm  | Some spurious responses, but according to BT-specification |  |



### Table 13BDR -Receiver Part (cont'd)

| Parameter                   | Symbol | Values |      | Values Unit |     | Note / Test Condition               |
|-----------------------------|--------|--------|------|-------------|-----|-------------------------------------|
|                             |        | Min.   | Тур. | Max.        |     |                                     |
| Intermodulation performance |        | -39    | -34  | -           | dBm | Valid for all intermodulation tests |
| Maximum input level         |        | -20    | -    | -           | dBm | -                                   |

### Table 14 EDR - Transmitter Part

| Parameter                                           | Symbol | Values |      |      | Unit | Note / Test Condition                |  |
|-----------------------------------------------------|--------|--------|------|------|------|--------------------------------------|--|
|                                                     |        | Min.   | Тур. | Max. | _    |                                      |  |
| Output power (high gain)                            |        | -2.5   | -    | 2    | dBm  |                                      |  |
| Relative transmit power:<br>PxPSK - PGFSK           |        | -4     | -0.6 | 1    | dB   |                                      |  |
| Carrier frequency stability  ωi                     |        | _      | -    | 75   | kHz  | -                                    |  |
| Carrier frequency stability $ \omega i + \omega 0 $ |        | _      | _    | 75   | kHz  | _                                    |  |
| Carrier frequency stability  w0                     |        | _      | 2    | 10   | kHz  | _                                    |  |
| DPSK - RMS DEVM                                     |        | _      | 10   | 20   | %    | -                                    |  |
| 8DPSK - RMS DEVM                                    |        | _      | 10   | 13   | %    | -                                    |  |
| DPSK - Peak DEVM                                    |        | _      | 20   | 35   | %    | -                                    |  |
| 8DPSK - Peak DEVM                                   |        | _      | 20   | 25   | %    | -                                    |  |
| DPSK - 99% DEVM                                     |        | _      | -    | 30   | %    | -                                    |  |
| 8DPSK - 99% DEVM                                    |        | _      | -    | 20   | %    | -                                    |  |
| Differential phase encoding                         |        | 99     | 100  | _    | %    | -                                    |  |
| 1st adjacent channel power                          |        | _      | -40  | -26  | dBc  | -                                    |  |
| 2nd adjacent channel power                          |        | -      | -    | -20  | dBm  | Carrier power measured at basic rate |  |
| 3rd adjacent channel power                          |        | -      | -    | -40  | dBm  | Carrier power measured at basic rate |  |

#### Table 15 EDR -Receiver Part

| Parameter                                                             | Symbol | Values |      |      | Unit | Note / Test Condition |  |
|-----------------------------------------------------------------------|--------|--------|------|------|------|-----------------------|--|
|                                                                       |        | Min.   | Тур. | Max. |      |                       |  |
| DQPSK-Sensitivity                                                     |        | -      | -88  | -83  | dBm  | Ideal wanted signal   |  |
| 8DPSK-Sensitivityl                                                    |        | -      | -83  | -77  | dBm  | Ideal wanted signal   |  |
| DQPSK - BER Floor Sensitivity                                         |        | -      | -84  | -60  | dBm  | -                     |  |
| 8DPSK - BER Floor Sensitivity                                         |        | -      | -79  | -60  | dBm  | -                     |  |
| DQPSK - C/I-performance:<br>-4th adjacent channel                     |        | -      | -53  | -40  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>-3rd adjacent channel (1st adj. of image) |        | -      | -47  | -20  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>-2nd adjacent channel (image)             |        | -      | -31  | -7   | dB   | -                     |  |



### Table 15EDR -Receiver Part (cont'd)

| Parameter                                                             | Symbol |      | Value | es   | Unit | Note / Test Condition |  |
|-----------------------------------------------------------------------|--------|------|-------|------|------|-----------------------|--|
|                                                                       |        | Min. | Тур.  | Max. |      |                       |  |
| DQPSK - C/I-performance:<br>-1st adjacent channel                     |        | -    | -7    | 0    | dB   | -                     |  |
| DQPSK - C/I-performance:<br>co. channel                               |        | -    | 11    | 13   | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+1st adjacent channel                     |        | -    | -9    | 0    | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+2nd adjacent channel                     |        | -    | -44   | -30  | dB   | -                     |  |
| DQPSK - C/I-performance:<br>+3rd adjacent channel                     |        | -    | -50   | -40  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-4th adjacent channel                     |        | -    | -48   | -33  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-3rd adjacent channel (1st adj. of image) |        | -    | -44   | -13  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-2nd adjacent channel (image)             |        | -    | -25   | 0    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>-1st adjacent channel                     |        | -    | -5    | 5    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>co. channel                               |        | -    | 17    | 21   | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+1st adjacent channel                     |        | -    | -5    | 5    | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+2nd adjacent channel                     |        | -    | -36   | -25  | dB   | -                     |  |
| 8DPSK - C/I-performance:<br>+3rd adjacent channel                     |        | -    | -46   | -33  | dB   | -                     |  |
| Maximum input level                                                   |        | -20  | -     | -    | dBm  | -                     |  |



### 7 Package Information

### 7.1 Package Marking



Figure 5 Package Marking

### 7.2 Production Package



### Figure 6 Production Package

All dimensions are in mm.

Tolerances on all outer dimensions, height, width and length, are +/- 0.2 mm.



PAN1311-SPP ENW89810K5CF

Package Information

### 7.2.1 Pin Mark

Pin 1 (A1) is marked on bottom footprint and on the top of the shield on the module according to Figure 7. Diameter of pin 1 mark on the shield is 0.40 mm.



Figure 7 Top View and Bottom View

### PAN1311-SPP ENW89810K5CF

Important Application Information

### 8 Important Application Information

### 8.1 Reference Design



Figure 8 Reference Design Schematics

### PAN1311-SPP ENW89810K5CF

### **Important Application Information**

ENW89810K5CF 20/xx is intended to be installed inside end user equipment. ENW89810K5CF 20/xx is Bluetoooth-qualified and also FCC-certified and Industry Canada approved, and conforms to R&TTE (European) requirements and directives with the reference design described in **Figure 8**. FCC certification is valid together with the following antennas, having in mind, that this module has the Johansson antenna included:

| Manufacturer              | Model            | Туре                                 | Peak antenna gain | Impedance |
|---------------------------|------------------|--------------------------------------|-------------------|-----------|
| GigAnt                    | Titanis          | Swivel                               | 4 dBi             | 50 ohm    |
| Tyco Electronics          | P/N 1513151-1    | Module                               | 4 dBi             | 50 ohm    |
| Murata                    | LDA312G7313F-237 | Ceramic chip                         | 0 dBi             | 50 ohm    |
| Infineon reference design |                  | Printed inverted F Antenna<br>(PIFA) | 4 dBi             | 50 ohm    |
| Johansson                 | 2450AT43A100     | Ceramic chip antenna                 | 2 dBi             | 50 ohm    |
| Inwave                    | BST-2450         | Dipole antenna                       | 2 dBi             | 50 ohm    |

#### Table 16 Antennas

When using any of the above antennas, installed in the appropriate manner, it is possible to re-use the approvals for the end-product. It is, however, required to have a written consent from Infineon Technologies AG to re-use the regulatory approvals for the FCC, Canada and Europe.

Manufacturers of mobile, fixed or portable devices incorporating this device are advised to clarify any regulatory questions and to have their complete product tested and approved for compliance (FCC or other when applicable). When using other antennas, a "class II permissive change" is required for FCC approval. The normal procedure is to first provide a technical test report showing that 4 dBi is not exceeded and to continue working with a regulatory test house to finalize the approval for a new antenna implementation.

There are no parts in ENW89810K5CF 20/xx that can be modified by the user except modifications of the device BD data and loading of SW patches. Any changes or modifications made to this device that are not expressly approved by Infineon, may void the user's authority to operate the equipment.

### 8.2 FCC Class B Digital Devices Regulatory Notice

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by 1 or more of the following measures:

- Reorient or relocate the antenna
- Increase the separation between the equipment and receiver
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected
- Consult the dealer or an experienced radio or television technician for help

### 8.3 FCC Wireless Notice

This product emits radio frequency energy, but the radiated output power of this device is far below the FCC radio frequency exposure limits. Nevertheless, the device should be used in such a manner that the potential for human contact with the antenna during normal operation is minimized.

To meet the FCC's RF exposure rules and regulations:

• The system antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter.

### PAN1311-SPP ENW89810K5CF

### Important Application Information

- The system antenna used for this module must not exceed 4 dBi.
- Users and installers must be provided with antenna installation instructions and transmitter operating conditions for satisfying RF exposure compliance.

Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and to have their complete product tested and approved for FCC compliance.

### 8.4 FCC Interference Statement

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- 1. This device may not cause harmful interference
- 2. This device must accept any interference received, including interference that may cause undesired operation.

### 8.5 FCC Identifier FCC ID: T7VEBMU

### 8.6 European R&TTE Declaration of Conformity

Hereby, Panasonic Electronic Devices Europe GmbH, declares that the Bluetooth module ENW89810K5CF 20/xx is in compliance with the essential requirements and other relevant provisions of Directive 1999/5/EC.

As a result of the conformity assessment procedure described in Annex III of the Directive 1999/5/EC, the endcustomer equipment should be labelled as follows:

### C€

### Figure 9 Equipment Label

PAN1311 in the specified reference design can be used in the following countries:

Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway.



### Declaration of Conformity (DoC) 1999/5/EC

We, Panasonic Electronic Devices Europe GmbH

High Frequency Products Business Group

Zeppelinstrasse 19, 21337 Lueneburg, Germany

declare under our sole responsibility that the product:

| Type of equipment: | Bluetooth 2.0+EDR Module    |
|--------------------|-----------------------------|
| Brand name:        | PAN1321 / PAN1311           |
| Model name:        | ENW89811K4CF / ENW89810K5CF |

to which this declaration relates, is in compliance with all the applicable essential requirements, and other provisions of the European Council Directive:

1999/5/ECRadio and Telecommunications Terminal Equipment Directive (R&TTE)

The conformity assessment procedure used for this declaration is Annex IV of this Directive.

Product compliance has been demonstrated on the basis of:

| - IEC 60950-1 (2006)                                           | For article 3.1 (a) : Health and Safety of the User   |
|----------------------------------------------------------------|-------------------------------------------------------|
| - EN 301 489-1 V1.8.1<br>- EN 301 489-17 V2.1.1                | For article 3.1 (b) : Electromagnetic Compatibility   |
| - EN 300 328 V1.6.1 (2004-11)<br>- EN 300 328 V1.7.1 (2006-10) | For article 3.2 : Effective use of spectrum allocated |

The technical contruction file is kept available at:

Panasonic Electronic Devices Europe GmbH, Zeppelinstrasse 19, 21337 Lueneburg, Germany

Issued on:

31st of March 2010

Signed by the manufacturer:

(Company name)

(Signature)

(Printed name)

(Title)

lin ATO

Panasonic Electronic Devices Europe GmbH

Heino Kaehler

Manager Wireless Modules

### Figure 10 Declaration of Conformity



#### Important Application Information

### 8.7 Bluetooth Qualified Design ID

Panasonic has submitted End Product Listing (EPL) for PAN1311, based on Infineon eBMU plattform, in the Qualified Product List of the Bluetooth SIG. These EPL are referring the Bluetooth qualification of the SPP-AT application running on the eBMU chip under QD ID B014433.

Manufacturers of Bluetooth devices incorporating PAN1311can reference the same QD ID number.

Bluetooth QD ID: B014433 (PAN1311 SPP BT2.0).

### 8.8 Industry Canada Certification

PAN1311 complies with the regulatory requirements of Industry Canada (IC), license: IC: 216Q-EBMU

Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca.

This device has been designed to operate with the antennas listed in **Table 16** above, having a maximum gain of 4.0 dBi. Antennas not included in this list or having a gain greater than 4.0 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be colocated or operating in conjunction with any other antenna or transmitter.

### 8.9 Label Design of the Host Product

It is recommended to include the following information on the host product label:

Contains transmitter Module FCC ID: T7VEBMU / IC: 216QEBMU

### 8.10 Regulatory Test House

The test house used by Panasonic in the Bluetooth and Regulatory approvals for the module PAN1311:

Eurofins Product Service GmbH Storkower Str. 38c D-15526 Reichenwalde b. Berlin GERMANY Tel.: +49 33631 888 0 Fax: +49 33631 888 650 www.eurofins.com

### 9 Assembly Guidelines

The target of this document is to provide guidelines for customers to successfully introduce the PAN1311-SPP module in production. This includes general description, PCB-design, solder printing process, assembly, soldering process, rework and inspection.

### 9.1 General Description of the Module

PAN1311-SPP is a Land Grid Array (LGA 6x9) module made for surface mounting. The pad diameter is 0.6 mm and the pitch 1.2 mm.

All solder joints on the module will reflow during soldering on the mother board. All components and shield will stay in place due to wetting force. Wave soldering is not possible.

Surface treatment on the module pads is Nickel (5 - 8  $\mu m)/Gold$  (0.04 - 0.10  $\mu m).$ 

Figure 11 shows the pad layout on the module, seen from the component side.



Figure 11 Pad Layout on the Module (top view)

### 9.2 Printed Circuit Board Design

The land pattern on the PCB shall be according to the land pattern on the module, which means that the diameter of the LGA pads on the PCB shall be 0.6 mm. It is recommended that each pad on the PCB shall be surrounded by a solder mask clearance of about 75 µm to avoid overlapping solder mask and pad.

#### Assembly Guidelines

### 9.3 Solder Paste Printing

The solder paste deposited on the PCB by stencil printing has to be of eutectic or near eutectic tin leadfree / lead composition. A no-clean solder paste is preferred, since cleaning of the solder joints is difficult because of the small gap between the module and the PCB.

Preferred thickness of the solder paste stencil is  $100 - 127 \mu m (4 - 5 mils)$ . The apertures on the solder paste stencil shall be of the same size as the pads, 0.6 mm.

### 9.4 Assembly

### 9.4.1 Component Placement

In order to assure a high yield, good placement on the PCB is necessary. As a rule of thumb the tolerable misplacement is 150  $\mu$ m. This means that the PAN1311 module can be assembled with a variety of placement systems.

It is recommended to use a vision system capable of package pad recognition and alignment that evaluates the pad locations on the package (in contrast to outline centring). This eliminates the pad to package edge tolerance.

The recommendation is to pick and place the module with a nozzle in the centre of the shield. The nozzle diameter shall not be bigger than 4 mm.

### 9.4.2 Pin Mark

Pin 1 (A1) is marked on bottom footprint and on the top of the shield on the module according to **Figure 12**. Diameter of pin 1 mark on the shield is 0.40 mm.



Figure 12 Pin Marking

PAN1311-SPP ENW89810K5CF

**Assembly Guidelines** 

### 9.4.3 Package

PAN1311 is packed in tape on reel according to Figure 13.



Assembly Guidelines

### 9.5 Soldering Profile

Generally all standard reflow soldering processes (vapour phase, convection, infrared) and typical temperature profiles used for surface mount devices are suitable for the PAN1311 module. **Wave soldering is not possible.** 

Figure 14 and Figure 15 shows example of a suitable solder reflow profile. One for leaded and one for leadfree solder.











### PAN1311-SPP ENW89810K5CF

#### **Assembly Guidelines**

At the reflow process each solder joint has to be exposed to temperatures above solder liquids for a sufficient time to get the optimum solder joint quality, whereas overheating the board with its components has to be avoided. Using infrared ovens without convection special care may be necessary to assure a sufficiently homogeneous temperature profile for all solder joints on the PCB (especially on large, complex boards with different thermal masses of the components). The most recommended types are therefore forced convection or vapour phase reflow. Nitrogen atmosphere can generally improve solder joint quality, but is normally not necessary.

The reflow profiles and other reflow parameters are dependent on the used solder paste. The paste manufacturer provides a reflow profile recommendation for this product.

Additionally it is important not to overheat the PAN1311 module by a too large reflow peak temperature. PAN1311 contain several plastic packages and is there by sensitive of the moisture content level at the time of board assembly.

Overheating in combination with excessive moisture content could result in package delaminations or cracks (popcorn effect). The heating rate should not exceed 3°C/s and max sloping rate should not exceed 4°C/s.

PAN1311 shall be handled according to MSL3, which means a floor life of 168h in 30°C/60% r.h.

The PAN1311 module can be soldered according to max. J-STD-020C curve, assuming that all other conditions are followed stated in Product Specification, Qualification Report and in Application Note. Restriction is that PAN1311 can be soldered two times, since one time is already consumed when soldering devices on Module.

### 9.6 Rework

### 9.6.1 Removal Procedure

- Heat the module with an appropriate heating nozzle according to the instruction of the equipment or on a hot plate (about 225°C dependent on the board). Hot plate can only be used if the board is single side assembled. The temperature of the module shall be 200-220°C.
- 2. Use grippers or a pair of tweezers to remove the module. The module has to be gripped on two opposite edges of the module (not on the shield).
- 3. Remove excess solder by using solder sucker, suction soldering irons or solder wick.

### 9.6.2 Replacement Procedure

Replacement can be done in two ways, dependent of how the solder is applied. Solder can be applied either by dispensing on the mother board or by printing the solder paste directly on the module.

### 9.6.2.1 Alternative 1: Dispensing Solder

A dispenser with controlled volume must be used to assure the same volume on every pad. The volume on each pad shall be about 0.04 mm<sup>3</sup>.

- 1. Dispense 0.04 mm<sup>3</sup> on each LGA pad
- 2. Pick the module by a nozzle and place in the right position on the board
- 3. Reflow the solder.



PAN1311-SPP ENW89810K5CF

**Assembly Guidelines** 

### 9.6.2.2 Alternative 2: Printing Solder

To print solder on the module a fixture must be used. The purpose of the fixture is to get a flat surface and fix the stencil and module for printing. An example of how this fixture can be designed is shown in **Figure 16**.



### Figure 16 Solder Printing

- 1. Assemble the fixture to the bottom
- 2. Place the module in the cavity with the LGA pads upwards
- 3. Place the solder paste stencil on the fixture and make sure it fits to the tooling pins and the module
- 4. Apply vacuum to fix the solder paste stencil
- 5. Apply solder paste on the stencil and print by using a blade
- 6. Turn everything (bottom, fixture and stencil) upside down.
- 7. Separate carefully the bottom from the fixture
- 8. Pick the module by a nozzle and place in the right position on the board
- 9. Reflow the solder.

### 9.7 Inspection

Automatic inspection of the solder paste printing before assembly is highly recommended to ensure high yield and good long term reliability.

### 9.8 Component Salvage

If it is intended to send a defect PAN1311 module back to the supplier for failure analysis, please note that during the removal of this component no further defects must be introduced to the device, because this may hinder the failure analysis at the supplier. This includes ESD precautions, not to apply high mechanical force for component removal, and to prevent excess moisture content in the package during salvage (risk of pop corning failures). Therefore if the maximum storage time out of the dry pack (see label on packing material) is exceeded after board assembly, the PCB has to be dried 24h at 125°C before soldering off the defect component, because otherwise too much moisture may have been accumulated.

### 9.9 Voids in the Solder Joints

### 9.9.1 Expected Void Content and Reliability

The content of voids is larger on LGA modules than for modules with BGA or leads. At a LGA solder joint the outgassing flux has a longer way to the surface of the solder and it has a relatively small surface to the air.

The void content of the PAN1311 module conforms to IPC-A-610D (25% or less voiding area/area).

**Figure 17** shows an example of void-content at a module assembled at production site. Normally you can see the whole spectra of void content variation within the same lot and occasion of assembly.



Figure 17 X-ray Picture Showing Voids Conforming to IPC-A-610D

### 9.9.2 Parameters with an Impact on Voiding

If the void content has to be reduced following parameters have an impact.

### Solderability on module and PCB

Bad solderability is often connected to oxidation and has therefore a major impact on voiding. Flux will get entrapped on oxidized surfaces. In general, Ni/Au pads show fewer voids than HASL and OSP.

### Solder paste

Higher activity of the flux will remove oxide rapidly and less flux will get entrapped.

Voiding increases with increasing solder paste exposure time, since long exposure time will result in more oxidation and moisture pickup.

### Pad size

A large soldering pad means that the outgassing flux has a longer way to the surface of the solder, and will thereby create more voids.

### Solder paste

Smaller powder size and higher metal load means more metal surface to deoxidize and thereby more entrapped flux and voiding. Higher metal load does also mean higher viscosity and more difficult for outgassed flux to remove from the solder.



#### **Assembly Guidelines**

#### Stencil thickness

A thick solder paste stencil means more surface area to the air and thereby easier for the outgassing flux to leave the solder.

### Temperature soldering profile

Too short preheat time means that the flux does not get enough time to react and flux get entrapped in the solder and create voids.

Too long reflow time gives larger voids

Too short reflow time gives a fraction of voids

Terminology

| Α       |                                                         |
|---------|---------------------------------------------------------|
| ACK     | Acknowledgement                                         |
| ARQ     | Automatic Repeat reQuest                                |
| В       |                                                         |
| b       | bit/bits (e.g. kb/s)                                    |
| В       | Byte/Bytes (e.g. kB/s)                                  |
| BALUN   | BALanced UNbalanced                                     |
| BD_ADDR | Bluetooth Device Address                                |
| BER     | Bit Error Rate                                          |
| BMU     | BlueMoon Universal                                      |
| BOM     | Bill Of Material                                        |
| ВТ      | Bluetooth                                               |
| BW      | Bandwidth                                               |
| С       |                                                         |
| CMOS    | Complementary Metal Oxide Semiconductor                 |
| COD     | Class Of Device                                         |
| CODEC   | COder/DECoder                                           |
| CPU     | Central Processing Unit                                 |
| CQDDR   | Channel Quality Driven Data Rate                        |
| CRC     | Cyclic Redundancy Check                                 |
| CTS     | Clear To Send (UART flow control signal)                |
| CVSD    | Continuous Variable Slope Delta (modulation)            |
| CDCT    | Clock Drift Compensation Task                           |
| CQDDR   | Channel Quality Driven Data Rate                        |
| D       |                                                         |
| DC      | Direct Current                                          |
| DDC     | Device Data Control                                     |
| DM      | Data Medium-Rate (packet type)                          |
| DMA     | Direct Memory Access                                    |
| DH      | Data High-Rate (packet type)                            |
| DPSK    | Differential Phase Shift Keying (modulation)            |
| DQPSK   | Differential Quaternary Phase Shift Keying (modulation) |
| DSP     | Digital Signal Processor                                |
| DUT     | Device Under Test                                       |
| E       |                                                         |

| EDR    | Enhanced Data Rate                                  |
|--------|-----------------------------------------------------|
| EEPROM | Electrically Erasable Programmable Read Only Memory |

PAN1311-SPP ENW89810K5CF

| eSCO    | Extended Synchronous Connection-Oriented (logical transport) |
|---------|--------------------------------------------------------------|
| EV      | Extended Voice (packet type)                                 |
| F       |                                                              |
| FEC     | Forward Error Correction                                     |
| FHS     | Frequency Hop Synchronization (packet)                       |
| FIFO    | First In First Out (buffer)                                  |
| FM      | Frequency Modulation                                         |
| FW      | Firmware                                                     |
| G       |                                                              |
| GFSK    | Gaussian Frequency Shift Keying (modulation)                 |
| GPIO    | General Purpose Input/Output                                 |
| GSM     | Global System for Mobile communication                       |
| н       |                                                              |
| HCI     | Host Controller Interface                                    |
| HCI+    | Infineon Specific HCI command set                            |
| HEC     | Header Error Check                                           |
| HV      | High quality Voice (packet type)                             |
| HW      | Hardware                                                     |
| I       |                                                              |
| I2C     | Inter-IC Control (bus)                                       |
| I2S     | Inter-IC Sound (bus)                                         |
| IAC     | Inquiry Access Code                                          |
| ID      | IDentifier                                                   |
| IEEE    | Institute of Electrical and Electronics Engineers            |
| IF      | Intermediate Frequency                                       |
| ISM     | Industrial Scientific & Medical (frequency band)             |
| J       |                                                              |
| JTAG    | Joint Test Action Group                                      |
| L       |                                                              |
| LAN     | Local Area Network                                           |
| LAP     | Lower Address Part                                           |
| LM      | Link Manager                                                 |
| LMP     | Link Manager Protocol                                        |
| LNA     | Low Noise Amplifier                                          |
| LO      | Local Oscillator                                             |
| LPM     | Low Power Mode(s)                                            |
| LPO     | Low Power Oscillator                                         |
| LSB     | Least Significant Bit/Byte                                   |
| LT_ADDR | Logical Transport Address                                    |
| М       |                                                              |



| MSB  | Most Significant Bit/Byte                           |
|------|-----------------------------------------------------|
| MSRS | Master-Slave Role Switch                            |
| Ν    |                                                     |
| NC   | No Connection                                       |
| NOP  | No OPeration                                        |
| NVM  | Non-Volatile Memory                                 |
| 0    |                                                     |
| OCF  | Opcode Command Field                                |
| OGF  | Opcode Group Field                                  |
| Р    |                                                     |
| PA   | Power Amplifier                                     |
| PCB  | Printed Circuit Board                               |
| PCM  | Pulse Coded Modulation                              |
| PDU  | Protocol Data Unit                                  |
| PER  | Packet Error Rate                                   |
| PIN  | Personal Identification Number                      |
| PLC  | Packet Loss Concealment                             |
| PLL  | Phase Locked Loop                                   |
| PMU  | Power Management Unit                               |
| POR  | Power-On Reset                                      |
| PTA  | Packet Traffic Arbitration                          |
| PTT  | Packet Type Table                                   |
| Q    |                                                     |
| QoS  | Quality Of Service                                  |
| R    |                                                     |
| RAM  | Random Access Memory                                |
| RF   | Radio Frequency                                     |
| ROM  | Read Only Memory                                    |
| RSSI | Received Signal Strength Indication                 |
| RTS  | Request To Send (UART flow control signal)          |
| RX   | Receive                                             |
| RXD  | Receive Data (UART signal)                          |
| S    |                                                     |
| SCO  | Synchronous Connection-Oriented (logical transport) |
| SIG  | Special Interest Group (Bluetooth SIG)              |
| SW   | Software                                            |
| SYRI | Synthesizer Reference Input                         |
| т    |                                                     |
| TBD  | To Be Determined                                    |
| ТСК  | Test Clock (JTAG signal)                            |



| TDI  | Test Data In (JTAG signal)                    |
|------|-----------------------------------------------|
| TDO  | Test Data Out (JTAG signal)                   |
| TL   | Transport Layer                               |
| TMS  | Test Mode Select (JTAG signal)                |
| ТХ   | Transmit                                      |
| TXD  | Transmit Data (UART signal)                   |
| U    |                                               |
| UART | Universal Asynchronous Receiver & Transmitter |
| ULPM | Ultra Low Power Mode                          |
| V    |                                               |
| VCO  | Voltage Controlled Oscillator                 |
| W    |                                               |
| WLAN | Wireless LAN (Local Area Network)             |
|      |                                               |

References

### References

- SPP-AT Application on PAN1311; Software Version 1.1; Release Notes; Rev3.0 (PAN1311\_SPP\_AT\_V10.03\_V1.1\_RN\_Rev3.0.pdf)
- [2] SPP-AT User's Manual Software Description ; Rev3.0 (PAN1311\_SPP\_AT\_V10.03\_V1.1\_UM\_SD\_Rev3.0.pdf)

w w w . p e d e u . p a n a s o n i c . d e Published by Panasonic Electronic Devices Europe GmbH