# 1A, 6V, Ultra Low Dropout Linear Regulator ## **General Description** The RT2517A is a high performance positive voltage regulator designed for applications requiring low input voltage and ultra low dropout voltage at up to 1A. The feature of ultra low dropout voltage is ideal for applications where output voltage is very close to input voltage. The input voltage can be as low as 2.2V and the output voltage is adjustable by an external resistive divider. The RT2517A provides an excellent output voltage regulation over variations in line, load and temperature. Current limit and thermal shutdown functions are provided. Additionally, an enable pin is designed to further reduce power consumption while shutdown and the shutdown current is as low as $0.1\mu A$ . The RT2517A is available in the VDFN-8AL 3x3 package. ## **Ordering Information** #### Note: Richtek products are: - RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. ### **Features** - Input Voltage Range : 2.2V to 6V - V<sub>OUT</sub> Range from 1.2V to V<sub>IN</sub> V<sub>DROP</sub> - Reference Voltage: 1.2V ±2.5% over -40°C to 85°C - Ultra Low Dropout Voltage: 150mV at 1A over –40°C to 85°C - Low Quiescent 0.1µA in Shutdown Mode - Soft-Discharge Function - Thermal Shutdown and Current Limit ## **Applications** - Automotive Audio, Navigation, & Info systems - Industrial Grade General Purpose Point of Load - · Digital Set top Boxes - Vehicle Electronics # **Marking Information** 27= : Product Code YMDNN : Date Code # **Pin Configuration** # **Simplified Application Circuit** # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |-----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VOUT | Output voltage. A minimum 10μF capacitor should be placed directly at this pin. | | 2, 6 | NC | No internal connection. | | 3 | ADJ | Feedback voltage input. Connect an external resistor divider to this pin for output voltage setting. If this pin is connected to the VOUT pin, the output voltage will be set at 1.2V. | | 4,<br>9 (Exposed pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum the power dissipation. | | 5 | EN | Enable control input (Active High). This pin will be pulled up by internal circuit if this pin is open. | | 7 | IC | Internal connection. Leave floating and do not make connection to this pin. | | 8 | VIN | Supply voltage input. Connect a minimum 10μF ceramic capacitor at this pin. | ### **Functional Block Diagram** ## **Operation** The RT2517A is a low input voltage low dropout LDO that can support the input voltage range from 1.4V to 6V and the output current can be up to 1A. The RT2517A uses internal charge pump to achieve low input voltage operation and the internal compensation network is well designed to achieve fast transient response with good stability. In steady-state operation, the feedback voltage is regulated to the reference voltage by the internal regulator. When the feedback voltage signal is less than the reference, the on resistance of the power MOSFET is decreased to increase the output current through the power MOSFET, and the feedback voltage will be charge back to reference. If the feedback voltage is less than the reference, the power MOSFET current is decreased to make the output voltage discharge back to reference by the loading current. #### **Reverse Current Protection** The reverse current protection is guarantee by the N-MOSFET with bulk capacitors connected to GND and the internal circuit. The reverse voltage detection circuit shuts the total loop down if the output voltage is higher than input voltage. ### Output Under-Voltage Protection (UVP) and Over-Current Fold-Back When the feedback voltage is lower than 0.15V after internal soft-start end, the UVP is triggered. If the over-current condition is trigged during UVP state, the OC limit current will be decreased to limit the output power and change into re-soft start state at the same time. ### Soft-Start An internal current source charges an internal capacitor to build the soft-start ramp voltage. The typical soft-start time is $150\mu s$ . During the soft-start state, the output current will be limited to prevent the inrush current. ### **Over-Temperature Protection (OTP)** The RT2517A has an over-temperature protection. When the device triggers the OTP, the device shuts down until the temperature back to normal and move to re-soft start state. # Absolute Maximum Ratings (Note 1) | • Supply Voltage, VIN | | |-----------------------------------------------------------------------------|----------------| | • Other Pins | -0.3V to 6V | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | VDFN-8AL 3x3 | 1.667W | | Package Thermal Resistance (Note 2) | | | VDFN-8AL 3x3, $\theta_{JA}$ | 60°C/W | | VDFN-8AL 3x3, $\theta_{JC}$ | 7°C/W | | • Lead Temperature (Soldering, 10 sec.) | 260°C | | • Junction Temperature | 150°C | | • Storage Temperature Range | –65°C to 150°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Model) | | | CDM (Charged Device Model) | 1kV | | MM (Machine Model) | 200V | | Recommended Operating Conditions (Note 4) | | | • Supply Input Voltage, VIN | 2.2V to 6V | • Junction Temperature Range ------ -40°C to 125°C • Ambient Temperature Range ------ -40°C to 85°C ### **Electrical Characteristics** $(V_{IN}=2.2V~to~6V,~I_{OUT}=10\mu A~to~1A,~V_{ADJ}=V_{OUT},~-40^{\circ}C \leq T_{A} \leq 85^{\circ}C,~unless~otherwise~specified)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------|-------------------|---------------------------------------------------------------------------|-------|--------------------------|-------|-------------------|--| | Output Voltage | V <sub>OUT</sub> | $V_{IN} = 3.3V, T_A = 25^{\circ}C$ | -1 | | 1 | - % | | | Output Voltage | | $2.2V \le V_{IN} \le 6V$ , $10mA \le I_{OUT} \le 1A$ | -2.5 | | 2.5 | | | | Shutdown Current | I <sub>SHDN</sub> | $V_{IN} = 3.3V, V_{EN} = 0V$ | 1 | 0.1 | | μΑ | | | Quiescent Current | IQ | $V_{IN} = 3.3V$ , $I_{OUT} = 0A$ | | 0.4 | | mA | | | Line Regulation | $\Delta V_{LINE}$ | I <sub>OUT</sub> = 10mA | | 0.01 | | %/V | | | Load Regulation | $\Delta V_{LOAD}$ | $I_{OUT} = 10$ mA to 1A, $V_{IN} = 3.3$ V | | 0.5 | | %A | | | Current Limit | I <sub>LIM</sub> | V <sub>IN</sub> = 3.3V | 1.05 | 1.6 | | Α | | | Short-Circuit Current | I <sub>SC</sub> | V <sub>OUT</sub> = 0V | | 700 | | mA | | | Current Foldback Threshold | V <sub>Fold</sub> | $V_{IN} = 3.3V$ | | 0.4 | | V | | | Dropout Voltage | $V_{DROP}$ | I <sub>OUT</sub> = 1A | | 150 | 300 | mV | | | ADJ Reference Voltage | V <sub>ADJ</sub> | $V_{IN} = 3.3V$ , $V_{ADJ} = V_{OUT}$ , $I_{OUT} = 10mA$<br>$T_A = 25$ °C | 1.192 | 1.2 | 1.216 | V | | | ADJ Current | I <sub>ADJ</sub> | $V_{IN} = 3.3V$ | | 20 | | nA | | | David Organia David Con David | PSRR | f = 100Hz, I <sub>OUT</sub> = 1A | | 58 | | - dB | | | Power Supply Rejection Ratio | | f = 10kHz, I <sub>OUT</sub> = 1A | 1 | 37 | | | | | Output Noise Voltage | e <sub>NO</sub> | C <sub>OUT</sub> = 10μF | | 27 x<br>V <sub>OUT</sub> | | μV <sub>RMS</sub> | | | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------|------------|-----------------|-------------------------------|-----|------|-----|------| | EN Input Voltage | Logic-High | V <sub>IH</sub> | | 1.7 | | | V | | | Logic-Low | V <sub>IL</sub> | | | | 0.5 | ] | | EN Input Current | | I <sub>EN</sub> | $V_{IN} = 6V$ , $V_{EN} = 0V$ | | 0.02 | | μΑ | | Thermal Shutdown Threshold | | T <sub>SD</sub> | | | 160 | | °C | | Thermal Shutdown Hysteresis | | $\Delta T_{SD}$ | | | 30 | | °C | - **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured at $T_A = 25^{\circ}C$ on a high effective thermal conductivity four-layer test board per JEDEC 51-7. $\theta_{JC}$ is measured at the exposed pad of the package. The PCB copper area with exposed pad is 70mm<sup>2</sup>. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. # **Typical Application Circuit** Figure 1. 1.8V Output Voltage Operation Circuit # **Typical Operating Characteristics** Copyright ©2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. DS2517A-01 August 2017 www.richtek.com ## **Application Information** The RT2517A is a low voltage, low dropout linear regulator with an external bias supply input capable of supporting an input voltage range from 2.2V to 6V and adjustable output voltage from 1.2V to $(V_{IN} - V_{DROP})$ . #### **Output Voltage Setting** The RT2517A output voltage is adjustable via the external resistive voltage divider. The voltage divider resistors can have values of up to $800 k\Omega$ because of the very high impedance and low bias current of the sense comparator. The output voltage is set according to the following equation : $$V_{OUT} = V_{ADJ} \times \left(1 + \frac{R1}{R2}\right)$$ where $V_{ADJ}$ is the reference voltage with a typical value of 1.2V. ### **Dropout Voltage** The dropout voltage refers to the voltage difference between the VIN and VOUT pins while operating at specific output current. The dropout voltage $V_{DROP}$ also can be expressed as the voltage drop on the pass-FET at specific output current ( $I_{RATED}$ ) while the pass-FET is fully operating at ohmic region and the pass-FET can be characterized as an resistance $R_{DS(ON)}$ . Thus the dropout voltage can be defined as ( $V_{DROP} = V_{IN} - V_{OUT} = R_{DS(ON)} \times I_{RATED}$ ). For normal operation, the suggested LDO operating range is ( $V_{IN} > V_{OUT} + V_{DROP}$ ) for good transient response and PSRR ability. Vice versa, while operating at the ohmic region will degrade these performance severely. ### **Chip Enable Operation** The RT2517A goes into sleep mode when the EN pin is in a logic low condition. In this condition, the pass transistor, error amplifier, and band gap are all turned off, reducing the supply current to only $10\mu A$ (max.). The EN pin can be directly tied to VIN to keep the part on. #### **Current Limit** The RT2517A contains an independent current limit circuitry, which controls the pass transistor's gate voltage, limiting the output current to 1.6A (typ.). #### CIN and COUT Selection Like any low dropout regulator, the external capacitors of the RT2517A must be carefully selected for regulator stability and performance. Using a capacitor of at least $10\mu F$ is suitable. The input capacitor must be located at a distance of no more than 0.5 inch from the input pin of the IC. Any good quality ceramic capacitor can be used. However, a capacitor with larger value and lower ESR (Equivalent Series Resistance) is recommended since it will provide better PSRR and line transient response. The RT2517A is designed specifically to work with low ESR ceramic output capacitor for space saving and performance consideration. Using a ceramic capacitor with capacitance of at least $10\mu F$ and ESR larger than $1m\Omega$ on the RT2517A output ensures stability. Nevertheless, the RT2517A can still work well with other types of output capacitors due to its wide range of stable ESR. Figure 2 shows the allowable ESR range as a function of load current for various output capacitance. Output capacitors with larger capacitance can reduce noise and improve load transient response, stability, and PSRR. The output capacitor should be located at a distance of no more than 0.5 inch from the output pin of the RT2517A. ### Region of Stable Cout ESR vs. Load Current #### **Thermal Considerations** For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where T<sub>J(MAX)</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance, $\theta_{JA}$ , is layout dependent. For VDFN-8AL 3x3 package, the thermal resistance, $\theta_{JA}$ , is 60°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at $T_A = 25$ °C can be calculated by the following formula: $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (60^{\circ}C/W) = 1.667W$ for VDFN-8AL 3x3 package The maximum power dissipation depends on the operating ambient temperature for fixed T<sub>J(MAX)</sub> and thermal resistance, $\theta_{JA}$ . The derating curve in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 3. Derating Curve of Maximum Power Dissipation ### **Outline Dimension** Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | In Millimeters | Dimensions In Inches | | | |--------|--------------|----------------|----------------------|-------|--| | | Min. | Max. | Min. | Max. | | | А | 0.800 | 1.000 | 0.031 | 0.039 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | А3 | 0.175 | 0.250 | 0.007 | 0.010 | | | b | 0.250 | 0.370 | 0.010 | 0.015 | | | b1 | 0.2 | 230 | 0.009 | | | | D | 2.900 | 3.100 | 0.114 | 0.122 | | | D2 | 1.700 | 1.800 | 0.067 | 0.071 | | | E | 2.900 | 3.100 | 0.114 | 0.122 | | | E2 | 1.450 | 1.550 | 0.057 | 0.061 | | | е | 0.6 | 550 | 0.026 | | | | e1 | 0.6 | 350 | 0.026 | | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | V-Type 8AL DFN 3x3 Package ### **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries. DS2517A-01 August 2017 www.richtek.com